#define PANEL_TYPE U700340_0701 /******************************************************************************* * Power Sequence ********************************************************************************/ #define PANEL_POWERENABLE_TO_LVDS_POWERON_T2 25 #define PANEL_LVDS_DATAEN_TO_BLEN_T3 500 #define PANEL_BLOFF_TO_LVDS_POWER_DOWN_T4 250 #define PANEL_LVDS_POWER_DOWN_TO_PANEL_POWER_OFF_T5 30 /******************************************************************************* * Panel Spec(DEC) ********************************************************************************/ #define PANEL_PCLK 51.20 #define PANEL_PCLK_PAL 73.00 #define PANEL_PCLK_MAX 67.20 #define PANEL_PCLK_MIN 40.80 #define PANEL_WIDTH 1920 #define PANEL_HEIGHT 360 #define PANEL_MAX_HTOTAL 2220 #define PANEL_TYP_HTOTAL 2120 #define PANEL_TYP_HTOTAL_PAL 1532 #define PANEL_MIN_HTOTAL 2060 #define PANEL_MAX_VTOTAL 460 #define PANEL_TYP_VTOTAL 405 #define PANEL_TYP_VTOTAL_PAL 952 #define PANEL_MIN_VTOTAL 370 //0: NoInvert, 1: Invert #define PANEL_INVERT 0 //0: NoSwap, 1: Swap #define PANEL_LVDS_SWAP 0 //1: Single, 2: Dual #define PANEL_CHANNEL_NUM 1 //6: 6 bit, 8: 8 bit, 10: 10 bit, 12: 12 bit #define PANEL_COLOR_DEPTH 8 //0: JEDIA, 1: VESA(LSB), 2: VESA(MSB) #define PANEL_LVDS_TYPE 2 //0: LVDS, 1: DP #define PANEL_INTERFACE 0 //0: H/VSyncEn(default), 1:H/VSyncDis #define PANEL_HVSYNC_EN 0 //0: High Active, 1: Low Active #define PANEL_HSYNC_POLARITY 0 //0: High Active, 1: Low Active #define PANEL_VSYNC_POLARITY 0 /******************************************************************************* * Panel Setting ********************************************************************************/ //60Hz #define PANEL_PLL_REFDIV_60HZ 0 #define PANEL_PLL_NDIV_60HZ 42 #define PANEL_PLL_TXDIV_60HZ 2 #define PANEL_PLL_FDDIV_60HZ 20 #define PANEL_HSYNC_START_60HZ 1 #define PANEL_HSYNC_END_60HZ 8 #define PANEL_HVALID_START_60HZ 56 #define PANEL_HVALID_END_60HZ 1016 #define PANEL_VSYNC_START_60HZ 1 #define PANEL_VSYNC_END_60HZ 2 #define PANEL_VVALID_START_60HZ 10 #define PANEL_VVALID_END_60HZ 370 #define PANEL_HTOTAL_60HZ 1104 #define PANEL_VTOTAL_60HZ 375 #define PANEL_MAX_VTOTAL_60HZ 382 //50Hz #define PANEL_PLL_REFDIV_50HZ 0 #define PANEL_PLL_NDIV_50HZ 42 #define PANEL_PLL_TXDIV_50HZ 2 #define PANEL_PLL_FDDIV_50HZ 20 #define PANEL_HSYNC_START_50HZ 0 #define PANEL_HSYNC_END_50HZ 8 #define PANEL_HVALID_START_50HZ 56 #define PANEL_HVALID_END_50HZ 1016 #define PANEL_VSYNC_START_50HZ 0 #define PANEL_VSYNC_END_50HZ 10 #define PANEL_VVALID_START_50HZ 30 #define PANEL_VVALID_END_50HZ 390 #define PANEL_HTOTAL_50HZ 1108 #define PANEL_VTOTAL_50HZ 448 #define PANEL_MAX_VTOTAL_50HZ 457 //48Hz #define PANEL_PLL_REFDIV_48HZ 0 #define PANEL_PLL_NDIV_48HZ 0 #define PANEL_PLL_TXDIV_48HZ 0 #define PANEL_PLL_FDDIV_48HZ 0 #define PANEL_HSYNC_START_48HZ 0 #define PANEL_HSYNC_END_48HZ 0 #define PANEL_HVALID_START_48HZ 0 #define PANEL_HVALID_END_48HZ 0 #define PANEL_VSYNC_START_48HZ 0 #define PANEL_VSYNC_END_48HZ 0 #define PANEL_VVALID_START_48HZ 0 #define PANEL_VVALID_END_48HZ 0 #define PANEL_HTOTAL_48HZ 0 #define PANEL_VTOTAL_48HZ 0 #define PANEL_MAX_VTOTAL_48HZ 0 /******************************************************************************* * Panel Backlight Mapping ********************************************************************************/ //Hz #define PANEL_PWM_FREQ 200 //0 : NoInvert, 1 : Invert #define PANEL_BL_INVERT 0 //0 : NoRef VSync, 1 : RefVSync #define PANEL_PWM_REF_VSYNC 0 //0 : PixelClock, 1 : 24576KHz(default) #define PANEL_PWM_SRC 1 #define PANEL_PWM_DUTY_MIN 20 #define PANEL_PWM_DUTY_MAX 100 #define DYNAMICBACKLIGHT_OSD_MIN 20 #define DYNAMICBACKLIGHT_OSD_MAX 100 #define DYNAMICBACKLIGHT_OSD_NORMAL 86