#define PANEL_TYPE /******************************************************************************* * Power Sequence ********************************************************************************/ #define PANEL_POWERENABLE_TO_LVDS_POWERON_T2 25 #define PANEL_LVDS_DATAEN_TO_BLEN_T3 500 #define PANEL_BLOFF_TO_LVDS_POWER_DOWN_T4 250 #define PANEL_LVDS_POWER_DOWN_TO_PANEL_POWER_OFF_T5 30 /******************************************************************************* * Panel Spec(DEC) ********************************************************************************/ #define PANEL_PCLK 75.40 #define PANEL_PCLK_PAL 63.00 #define PANEL_PCLK_MAX 85.00 #define PANEL_PCLK_MIN 50.00 #define PANEL_WIDTH 1366 #define PANEL_HEIGHT 768 #define PANEL_MAX_HTOTAL 2000 #define PANEL_TYP_HTOTAL 1560 #define PANEL_TYP_HTOTAL_PAL 1070 #define PANEL_MIN_HTOTAL 1460 #define PANEL_MAX_VTOTAL 1015 #define PANEL_TYP_VTOTAL 806 #define PANEL_TYP_VTOTAL_PAL 1168 #define PANEL_MIN_VTOTAL 784 //0: NoInvert, 1: Invert #define PANEL_INVERT 0 //0: NoSwap, 1: Swap #define PANEL_LVDS_SWAP 0 //1: Single, 2: Dual #define PANEL_CHANNEL_NUM 1 //6: 6 bit, 8: 8 bit, 10: 10 bit, 12: 12 bit #define PANEL_COLOR_DEPTH 8 //0: JEDIA, 1: VESA(LSB), 2: VESA(MSB) #define PANEL_LVDS_TYPE 2 //0: LVDS, 1: DP #define PANEL_INTERFACE 0 //0: H/VSyncEn(default), 1:H/VSyncDis #define PANEL_HVSYNC_EN 0 //0: High Active, 1: Low Active #define PANEL_HSYNC_POLARITY 0 //0: High Active, 1: Low Active #define PANEL_VSYNC_POLARITY 0 /******************************************************************************* * Panel Setting ********************************************************************************/ //60Hz #define PANEL_PLL_REFDIV_60HZ 0 #define PANEL_PLL_NDIV_60HZ 42 #define PANEL_PLL_TXDIV_60HZ 1 #define PANEL_PLL_FDDIV_60HZ 13 #define PANEL_HSYNC_START_60HZ 1 #define PANEL_HSYNC_END_60HZ 8 #define PANEL_HVALID_START_60HZ 34 #define PANEL_HVALID_END_60HZ 717 #define PANEL_VSYNC_START_60HZ 1 #define PANEL_VSYNC_END_60HZ 4 #define PANEL_VVALID_START_60HZ 10 #define PANEL_VVALID_END_60HZ 778 #define PANEL_HTOTAL_60HZ 781 #define PANEL_VTOTAL_60HZ 796 #define PANEL_MAX_VTOTAL_60HZ 811 //50Hz #define PANEL_PLL_REFDIV_50HZ 0 #define PANEL_PLL_NDIV_50HZ 42 #define PANEL_PLL_TXDIV_50HZ 1 #define PANEL_PLL_FDDIV_50HZ 13 #define PANEL_HSYNC_START_50HZ 1 #define PANEL_HSYNC_END_50HZ 7 #define PANEL_HVALID_START_50HZ 31 #define PANEL_HVALID_END_50HZ 714 #define PANEL_VSYNC_START_50HZ 1 #define PANEL_VSYNC_END_50HZ 23 #define PANEL_VVALID_START_50HZ 67 #define PANEL_VVALID_END_50HZ 835 #define PANEL_HTOTAL_50HZ 772 #define PANEL_VTOTAL_50HZ 965 #define PANEL_MAX_VTOTAL_50HZ 986 //48Hz #define PANEL_PLL_REFDIV_48HZ 0 #define PANEL_PLL_NDIV_48HZ 0 #define PANEL_PLL_TXDIV_48HZ 0 #define PANEL_PLL_FDDIV_48HZ 0 #define PANEL_HSYNC_START_48HZ 0 #define PANEL_HSYNC_END_48HZ 0 #define PANEL_HVALID_START_48HZ 0 #define PANEL_HVALID_END_48HZ 0 #define PANEL_VSYNC_START_48HZ 0 #define PANEL_VSYNC_END_48HZ 0 #define PANEL_VVALID_START_48HZ 0 #define PANEL_VVALID_END_48HZ 0 #define PANEL_HTOTAL_48HZ 0 #define PANEL_VTOTAL_48HZ 0 #define PANEL_MAX_VTOTAL_48HZ 0 /******************************************************************************* * Panel Backlight Mapping ********************************************************************************/ //Hz #define PANEL_PWM_FREQ 160 //0 : NoInvert, 1 : Invert #define PANEL_BL_INVERT 0 //0 : NoRef VSync, 1 : RefVSync #define PANEL_PWM_REF_VSYNC 0 //0 : PixelClock, 1 : 24576KHz(default) #define PANEL_PWM_SRC 1 #define PANEL_PWM_DUTY_MIN 10 #define PANEL_PWM_DUTY_MAX 100 #define DYNAMICBACKLIGHT_OSD_MIN 20 #define DYNAMICBACKLIGHT_OSD_MAX 100 #define DYNAMICBACKLIGHT_OSD_NORMAL 86