mips_system.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. #define __read_32bit_c0_register(source, sel) \
  2. ({ int __res; \
  3. if (sel == 0) \
  4. __asm__ __volatile__( \
  5. "mfc0\t%0, " #source "\n\t" \
  6. : "=r" (__res)); \
  7. else \
  8. __asm__ __volatile__( \
  9. ".set\tmips32\n\t" \
  10. "mfc0\t%0, " #source ", " #sel "\n\t" \
  11. ".set\tmips0\n\t" \
  12. : "=r" (__res)); \
  13. __res; \
  14. })
  15. #define __write_32bit_c0_register(register, sel, value) \
  16. do { \
  17. if (sel == 0) \
  18. __asm__ __volatile__( \
  19. "mtc0\t%z0, " #register "\n\t" \
  20. : : "Jr" ((unsigned int)(value))); \
  21. else \
  22. __asm__ __volatile__( \
  23. ".set\tmips32\n\t" \
  24. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  25. ".set\tmips0" \
  26. : : "Jr" ((unsigned int)(value))); \
  27. } while (0)
  28. #define read_c0_index() __read_32bit_c0_register($0, 0)
  29. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  30. #define read_c0_random() __read_32bit_c0_register($1, 0)
  31. #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
  32. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  33. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  34. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  35. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  36. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  37. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  38. #define read_c0_context() __read_ulong_c0_register($4, 0)
  39. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  40. #define read_c0_contextconfig() __read_ulong_c0_register($4, 1)
  41. #define write_c0_contextconfig(val) __write_ulong_c0_register($4, 1, val)
  42. #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
  43. #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
  44. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  45. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  46. #define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
  47. #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
  48. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  49. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  50. #define read_c0_info() __read_32bit_c0_register($7, 0)
  51. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  52. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  53. #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
  54. #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
  55. #define read_c0_count() __read_32bit_c0_register($9, 0)
  56. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  57. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  58. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  59. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  60. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  61. #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
  62. #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
  63. #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
  64. #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
  65. #define read_c0_status() __read_32bit_c0_register($12, 0)
  66. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  67. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  68. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  69. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  70. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  71. #define read_c0_prid() __read_32bit_c0_register($15, 0)
  72. #define read_c0_config() __read_32bit_c0_register($16, 0)
  73. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  74. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  75. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  76. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  77. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  78. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  79. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  80. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  81. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  82. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  83. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  84. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  85. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  86. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  87. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  88. /*
  89. * The WatchLo register. There may be upto 8 of them.
  90. */
  91. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  92. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  93. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  94. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  95. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  96. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  97. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  98. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  99. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  100. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  101. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  102. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  103. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  104. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  105. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  106. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  107. /*
  108. * The WatchHi register. There may be upto 8 of them.
  109. */
  110. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  111. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  112. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  113. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  114. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  115. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  116. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  117. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  118. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  119. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  120. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  121. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  122. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  123. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  124. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  125. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  126. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  127. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  128. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  129. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  130. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  131. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  132. /* RM9000 PerfControl performance counter control register */
  133. #define read_c0_perfcontrol() __read_32bit_c0_register($22, 0)
  134. #define write_c0_perfcontrol(val) __write_32bit_c0_register($22, 0, val)
  135. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  136. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  137. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  138. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  139. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  140. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  141. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  142. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  143. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  144. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  145. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  146. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  147. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  148. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  149. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  150. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  151. /*
  152. * MIPS32 / MIPS64 performance counters
  153. */
  154. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  155. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  156. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  157. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  158. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  159. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  160. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  161. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  162. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  163. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  164. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  165. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  166. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  167. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  168. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  169. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  170. /* RM9000 PerfCount performance counter register */
  171. #define read_c0_perfcount() __read_64bit_c0_register($25, 0)
  172. #define write_c0_perfcount(val) __write_64bit_c0_register($25, 0, val)
  173. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  174. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  175. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  176. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  177. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  178. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  179. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  180. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  181. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  182. #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
  183. #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
  184. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  185. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  186. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  187. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  188. /* MIPSR2 */
  189. #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
  190. #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
  191. #define read_c0_intctl() __read_32bit_c0_register($12, 1)
  192. #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
  193. #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
  194. #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
  195. #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
  196. #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
  197. #define read_c0_srsmap2() __read_32bit_c0_register($12, 5)
  198. #define write_c0_srsmap2(val) __write_32bit_c0_register($12, 5, val)
  199. #define read_c0_ebase() __read_32bit_c0_register($15, 1)
  200. #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
  201. #define VS_0x20_intctl (1<<5)
  202. #define VS_0x20 (0x20)