reg_hdmirx_cbus_def.h 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168
  1. #ifndef _REG_HDMIRX_CBUS_DEF_H_
  2. #define _REG_HDMIRX_CBUS_DEF_H_
  3. /*
  4. *@Address: 0xBE290000[31:0]
  5. *@Range: 0~4294967295
  6. *@Default: 0x203100
  7. *@Access:
  8. *@Description: None
  9. */
  10. #define CBUS_TRANS_0000_DW_0000 0x68000000
  11. /*
  12. *@Address: 0xBE290000[7:0]
  13. *@Range: 0~255
  14. *@Default: 0
  15. *@Access: r/w
  16. *@Description:
  17. * Identify current connected and power state
  18. */
  19. #define HDMIRX_CBUS_r_dev_state 0x62000000
  20. /*
  21. *@Address: 0xBE290000[15:8]
  22. *@Range: 0~255
  23. *@Default: 0x20
  24. *@Access: r/w
  25. *@Description:
  26. * Identify level of MHL spec supported.
  27. */
  28. #define HDMIRX_CBUS_r_mhl_version 0x62000001
  29. /*
  30. *@Address: 0xBE290000[23:16]
  31. *@Range: 0~255
  32. *@Default: 0x31
  33. *@Access: r/w
  34. *@Description:
  35. * Identify the type of MHL system
  36. */
  37. #define HDMIRX_CBUS_r_dev_cat 0x62000002
  38. /*
  39. *@Address: 0xBE290000[31:24]
  40. *@Range: 0~255
  41. *@Default: 0
  42. *@Access: r/w
  43. *@Description:
  44. * High-order byte of Adopter identifier, assigned by MHL, LLC
  45. */
  46. #define HDMIRX_CBUS_r_adopter_id_h 0x62000003
  47. /*
  48. *@Address: 0xBE290004[31:0]
  49. *@Range: 0~4294967295
  50. *@Default: 0x13f00
  51. *@Access:
  52. *@Description: None
  53. */
  54. #define CBUS_TRANS_0004_DW_0004 0x68000004
  55. /*
  56. *@Address: 0xBE290004[7:0]
  57. *@Range: 0~255
  58. *@Default: 0
  59. *@Access: r/w
  60. *@Description:
  61. * Low-order byte of Adopter identifier, assigned by MHL, LLC
  62. */
  63. #define HDMIRX_CBUS_r_adopter_id_l 0x62000004
  64. /*
  65. *@Address: 0xBE290004[15:8]
  66. *@Range: 0~255
  67. *@Default: 0x3f
  68. *@Access: r/w
  69. *@Description:
  70. * List of link modes supported of video.
  71. */
  72. #define HDMIRX_CBUS_r_vid_link_mode 0x62000005
  73. /*
  74. *@Address: 0xBE290004[23:16]
  75. *@Range: 0~255
  76. *@Default: 0x01
  77. *@Access: r/w
  78. *@Description:
  79. * List of link modes supported of audio.
  80. */
  81. #define HDMIRX_CBUS_r_aud_link_mode 0x62000006
  82. /*
  83. *@Address: 0xBE290004[31:24]
  84. *@Range: 0~255
  85. *@Default: 0x00
  86. *@Access: r/w
  87. *@Description:
  88. * List of video types supported.
  89. */
  90. #define HDMIRX_CBUS_r_video_type 0x62000007
  91. /*
  92. *@Address: 0xBE290008[31:0]
  93. *@Range: 0~4294967295
  94. *@Default: 0x70f47
  95. *@Access:
  96. *@Description: None
  97. */
  98. #define CBUS_TRANS_0008_DW_0008 0x68000008
  99. /*
  100. *@Address: 0xBE290008[7:0]
  101. *@Range: 0~255
  102. *@Default: 0x47
  103. *@Access: r/w
  104. *@Description:
  105. * Map of logical device types.
  106. */
  107. #define HDMIRX_CBUS_r_log_dev_map 0x62000008
  108. /*
  109. *@Address: 0xBE290008[15:8]
  110. *@Range: 0~255
  111. *@Default: 0x0f
  112. *@Access: r/w
  113. *@Description:
  114. * Upper bound of MHL link bandwidth.
  115. */
  116. #define HDMIRX_CBUS_r_bandwidth 0x62000009
  117. /*
  118. *@Address: 0xBE290008[23:16]
  119. *@Range: 0~255
  120. *@Default: 0x07
  121. *@Access: r/w
  122. *@Description:
  123. * Set flag for each MHL optional feature.
  124. */
  125. #define HDMIRX_CBUS_r_feature_flag 0x6200000A
  126. /*
  127. *@Address: 0xBE290008[31:24]
  128. *@Range: 0~255
  129. *@Default: 0
  130. *@Access: r/w
  131. *@Description:
  132. * High-order byte of system identifier, assigned by Adopter.
  133. */
  134. #define HDMIRX_CBUS_r_device_id_h 0x6200000B
  135. /*
  136. *@Address: 0xBE29000C[31:0]
  137. *@Range: 0~4294967295
  138. *@Default: 0x331000
  139. *@Access:
  140. *@Description: None
  141. */
  142. #define CBUS_TRANS_000C_DW_000C 0x6800000C
  143. /*
  144. *@Address: 0xBE29000C[7:0]
  145. *@Range: 0~255
  146. *@Default: 0
  147. *@Access: r/w
  148. *@Description:
  149. * Low-order byte of system identifier, assigned by Adopter.
  150. */
  151. #define HDMIRX_CBUS_r_device_id_l 0x6200000C
  152. /*
  153. *@Address: 0xBE29000C[15:8]
  154. *@Range: 0~255
  155. *@Default: 0x10
  156. *@Access: r/w
  157. *@Description:
  158. * Total count of Scratchpad Registers.
  159. */
  160. #define HDMIRX_CBUS_r_scratchpad_size 0x6200000D
  161. /*
  162. *@Address: 0xBE29000C[23:16]
  163. *@Range: 0~255
  164. *@Default: 0x33
  165. *@Access: r/w
  166. *@Description:
  167. * Total count of interrupt and status registers.
  168. */
  169. #define HDMIRX_CBUS_r_int_stat_size 0x6200000E
  170. /*
  171. *@Address: 0xBE290020[31:0]
  172. *@Range: 0~4294967295
  173. *@Default: 0x0
  174. *@Access:
  175. *@Description: None
  176. */
  177. #define CBUS_TRANS_0020_DW_0020 0x68000020
  178. /*
  179. *@Address: 0xBE290020[4:0]
  180. *@Range: 0~31
  181. *@Default: 0
  182. *@Access: r
  183. *@Description:
  184. * Device register change.
  185. * [0]:DCAP_CHG.
  186. * [1]:DSCR_CHG.
  187. * [2]:REQ_WRT.
  188. * [3]:GRT_WRT.
  189. * [4]:3D_REQ.
  190. */
  191. #define HDMIRX_CBUS_r_drc_intr_status 0x61400020
  192. /*
  193. *@Address: 0xBE290020[9:8]
  194. *@Range: 0~3
  195. *@Default: 0
  196. *@Access: r
  197. *@Description:
  198. * [0]: reserved.
  199. * [1]: EDID content change on virtual DDC channel.
  200. */
  201. #define HDMIRX_CBUS_r_dsc_intr_status 0x60800021
  202. /*
  203. *@Address: 0xBE290030[31:0]
  204. *@Range: 0~4294967295
  205. *@Default: 0x300
  206. *@Access:
  207. *@Description: None
  208. */
  209. #define CBUS_TRANS_0030_DW_0030 0x68000030
  210. /*
  211. *@Address: 0xBE290030[0]
  212. *@Range: 0~1
  213. *@Default: 0
  214. *@Access: r
  215. *@Description:
  216. * DCAP_RDY: source capability register values are stable.
  217. */
  218. #define HDMIRX_CBUS_r_connected_rdy_status 0x60400030
  219. /*
  220. *@Address: 0xBE290030[12:8]
  221. *@Range: 0~31
  222. *@Default: 0x03
  223. *@Access: r
  224. *@Description:
  225. * LINK_MODE :
  226. * [2:0]: CLK_MODE :
  227. * 3¡¦b011:normal clock.
  228. * 3¡¦b010:packedpixel clock.
  229. * Others: reserved.
  230. * [3]: PATH_EN:
  231. * 0:TMDS path isn¡¦t in use.
  232. * [4]: MUTED:
  233. * 1:Device¡¦s content stream is muted.
  234. */
  235. #define HDMIRX_CBUS_r_link_mode_status 0x61400031
  236. /*
  237. *@Address: 0xBE290030[23:16]
  238. *@Range: 0~255
  239. *@Default: 0
  240. *@Access: r
  241. *@Description:
  242. * Device status registers 0032
  243. */
  244. #define HDMIRX_CBUS_r_device_status_32R 0x62000032
  245. /*
  246. *@Address: 0xBE290030[31:24]
  247. *@Range: 0~255
  248. *@Default: 0
  249. *@Access: r
  250. *@Description:
  251. * Device status registers 0033
  252. */
  253. #define HDMIRX_CBUS_r_device_status_33R 0x62000033
  254. /*
  255. *@Address: 0xBE290040[31:0]
  256. *@Range: 0~4294967295
  257. *@Default: 0x0
  258. *@Access:
  259. *@Description: None
  260. */
  261. #define CBUS_TRANS_0040_DW_0040 0x68000040
  262. /*
  263. *@Address: 0xBE290040[31:0]
  264. *@Range: 0~4294967295
  265. *@Default: 0
  266. *@Access: r
  267. *@Description:
  268. * Device Scratchpad Registers
  269. */
  270. #define HDMIRX_CBUS_r_scratchpad_dataa 0x68000040
  271. /*
  272. *@Address: 0xBE290044[31:0]
  273. *@Range: 0~4294967295
  274. *@Default: 0x0
  275. *@Access:
  276. *@Description: None
  277. */
  278. #define CBUS_TRANS_0044_DW_0044 0x68000044
  279. /*
  280. *@Address: 0xBE290044[31:0]
  281. *@Range: 0~4294967295
  282. *@Default: 0
  283. *@Access: r
  284. *@Description:
  285. * Device Scratchpad Registers
  286. */
  287. #define HDMIRX_CBUS_r_scratchpad_datab 0x68000044
  288. /*
  289. *@Address: 0xBE290048[31:0]
  290. *@Range: 0~4294967295
  291. *@Default: 0x0
  292. *@Access:
  293. *@Description: None
  294. */
  295. #define CBUS_TRANS_0048_DW_0048 0x68000048
  296. /*
  297. *@Address: 0xBE290048[31:0]
  298. *@Range: 0~4294967295
  299. *@Default: 0
  300. *@Access: r
  301. *@Description:
  302. * Device Scratchpad Registers
  303. */
  304. #define HDMIRX_CBUS_r_scratchpad_datac 0x68000048
  305. /*
  306. *@Address: 0xBE29004C[31:0]
  307. *@Range: 0~4294967295
  308. *@Default: 0x0
  309. *@Access:
  310. *@Description: None
  311. */
  312. #define CBUS_TRANS_004C_DW_004C 0x6800004C
  313. /*
  314. *@Address: 0xBE29004C[31:2]
  315. *@Range: 0~1073741823
  316. *@Default: 0
  317. *@Access: r
  318. *@Description:
  319. * Device Scratchpad Registers
  320. */
  321. #define HDMIRX_CBUS_r_scratchpad_datad 0x6782004C
  322. /*
  323. *@Address: 0xBE290080[31:0]
  324. *@Range: 0~4294967295
  325. *@Default: 0x0
  326. *@Access:
  327. *@Description: None
  328. */
  329. #define CBUS_TRANS_0080_DW_0080 0x68000080
  330. /*
  331. *@Address: 0xBE290080[15:0]
  332. *@Range: 0~65535
  333. *@Default: 0
  334. *@Access: r/w
  335. *@Description:
  336. * Device Scratchpad Registers data valid.
  337. */
  338. #define HDMIRX_CBUS_r_scratchpad_data_valid 0x64000080
  339. /*
  340. *@Address: 0xBE290100[31:0]
  341. *@Range: 0~4294967295
  342. *@Default: 0x0
  343. *@Access:
  344. *@Description: None
  345. */
  346. #define CBUS_TRANS_0100_DW_0100 0x68000100
  347. /*
  348. *@Address: 0xBE290100[0]
  349. *@Range: 0~1
  350. *@Default: 0
  351. *@Access: r/w
  352. *@Description:
  353. * READ_DEVCAP command: request
  354. */
  355. #define HDMIRX_CBUS_r_red_devc_req 0x60400100
  356. /*
  357. *@Address: 0xBE290100[15:8]
  358. *@Range: 0~255
  359. *@Default: 0
  360. *@Access: r/w
  361. *@Description:
  362. * READ_DEVCAP command: offset
  363. */
  364. #define HDMIRX_CBUS_r_red_devc_offset 0x62000101
  365. /*
  366. *@Address: 0xBE290100[23:16]
  367. *@Range: 0~255
  368. *@Default: 0
  369. *@Access: r
  370. *@Description:
  371. * READ_DEVCAP command: return value.
  372. */
  373. #define HDMIRX_CBUS_r_red_devc_data_reg 0x62000102
  374. /*
  375. *@Address: 0xBE290100[27:24]
  376. *@Range: 0~15
  377. *@Default: 0
  378. *@Access: r
  379. *@Description:
  380. * READ_DEVCAP command: fail
  381. * [3]:msc_s_nack_event,
  382. * [2]:msc_s_abort_event,
  383. * [1]:red_devc_offset_invalid,
  384. * [0]:red_devc_fail
  385. */
  386. #define HDMIRX_CBUS_r_red_devc_fail_reg 0x61000103
  387. /*
  388. *@Address: 0xBE290110[31:0]
  389. *@Range: 0~4294967295
  390. *@Default: 0x0
  391. *@Access:
  392. *@Description: None
  393. */
  394. #define CBUS_TRANS_0110_DW_0110 0x68000110
  395. /*
  396. *@Address: 0xBE290110[0]
  397. *@Range: 0~1
  398. *@Default: 0
  399. *@Access: r/w
  400. *@Description:
  401. * WRITE_STATE command: request
  402. */
  403. #define HDMIRX_CBUS_r_wrt_stat_req 0x60400110
  404. /*
  405. *@Address: 0xBE290110[11:8]
  406. *@Range: 0~15
  407. *@Default: 0
  408. *@Access: r
  409. *@Description:
  410. * WRITE_STATE command: fail
  411. * [3]:msc_s_nack_event,
  412. * [2]:msc_s_abort_event,
  413. * [1]:wrt_stat_offset_invalid,
  414. * [0]:wrt_stat_fail
  415. */
  416. #define HDMIRX_CBUS_r_wrt_stat_fail_reg 0x61000111
  417. /*
  418. *@Address: 0xBE290120[31:0]
  419. *@Range: 0~4294967295
  420. *@Default: 0x0
  421. *@Access:
  422. *@Description: None
  423. */
  424. #define CBUS_TRANS_0120_DW_0120 0x68000120
  425. /*
  426. *@Address: 0xBE290120[7:0]
  427. *@Range: 0~255
  428. *@Default: 0
  429. *@Access: r/w
  430. *@Description:
  431. * WRITE_STATE command: offset
  432. */
  433. #define HDMIRX_CBUS_r_wrt_stat_offset_i 0x62000120
  434. /*
  435. *@Address: 0xBE290120[15:8]
  436. *@Range: 0~255
  437. *@Default: 0
  438. *@Access: r/w
  439. *@Description:
  440. * WRITE_STATE command: value
  441. */
  442. #define HDMIRX_CBUS_r_wrt_stat_din 0x62000121
  443. /*
  444. *@Address: 0xBE290140[31:0]
  445. *@Range: 0~4294967295
  446. *@Default: 0x0
  447. *@Access:
  448. *@Description: None
  449. */
  450. #define CBUS_TRANS_0140_DW_0140 0x68000140
  451. /*
  452. *@Address: 0xBE290140[0]
  453. *@Range: 0~1
  454. *@Default: 0
  455. *@Access: r/w
  456. *@Description:
  457. * WRITE_BURST command : request
  458. */
  459. #define HDMIRX_CBUS_r_wrt_burst_req 0x60400140
  460. /*
  461. *@Address: 0xBE290140[11:8]
  462. *@Range: 0~15
  463. *@Default:
  464. *@Access: r
  465. *@Description:
  466. * WRITE_ BURST command: fail
  467. * [3]:msc_s_nack_event,
  468. * [2]:msc_s_abort_event,
  469. * [1]:wrt_burst_offset_invalid,
  470. * [0]:wrt_burst_fail
  471. */
  472. #define HDMIRX_CBUS_r_wrt_burst_fail_reg 0x61000141
  473. /*
  474. *@Address: 0xBE290140[23:16]
  475. *@Range: 0~255
  476. *@Default: 0
  477. *@Access: r/w
  478. *@Description:
  479. * WRITE_ BURST command: offset
  480. */
  481. #define HDMIRX_CBUS_r_wrt_burst_offset_i 0x62000142
  482. /*
  483. *@Address: 0xBE290144[31:0]
  484. *@Range: 0~4294967295
  485. *@Default: 0x0
  486. *@Access:
  487. *@Description: None
  488. */
  489. #define CBUS_TRANS_0144_DW_0144 0x68000144
  490. /*
  491. *@Address: 0xBE290144[31:0]
  492. *@Range: 0~4294967295
  493. *@Default: 0
  494. *@Access: r/w
  495. *@Description:
  496. * WRITE_ BURST command:
  497. * data [31:0]
  498. */
  499. #define HDMIRX_CBUS_r_wrt_burst_dina 0x68000144
  500. /*
  501. *@Address: 0xBE290148[31:0]
  502. *@Range: 0~4294967295
  503. *@Default: 0x0
  504. *@Access:
  505. *@Description: None
  506. */
  507. #define CBUS_TRANS_0148_DW_0148 0x68000148
  508. /*
  509. *@Address: 0xBE290148[31:0]
  510. *@Range: 0~4294967295
  511. *@Default: 0
  512. *@Access: r/w
  513. *@Description:
  514. * WRITE_ BURST command:
  515. * data [63:32]
  516. */
  517. #define HDMIRX_CBUS_r_wrt_burst_dinb 0x68000148
  518. /*
  519. *@Address: 0xBE29014C[31:0]
  520. *@Range: 0~4294967295
  521. *@Default: 0x0
  522. *@Access:
  523. *@Description: None
  524. */
  525. #define CBUS_TRANS_014C_DW_014C 0x6800014C
  526. /*
  527. *@Address: 0xBE29014C[31:0]
  528. *@Range: 0~4294967295
  529. *@Default: 0
  530. *@Access: r/w
  531. *@Description:
  532. * WRITE_ BURST command:
  533. * data [95:64]
  534. */
  535. #define HDMIRX_CBUS_r_wrt_burst_dinc 0x6800014C
  536. /*
  537. *@Address: 0xBE290150[31:0]
  538. *@Range: 0~4294967295
  539. *@Default: 0x0
  540. *@Access:
  541. *@Description: None
  542. */
  543. #define CBUS_TRANS_0150_DW_0150 0x68000150
  544. /*
  545. *@Address: 0xBE290150[31:0]
  546. *@Range: 0~4294967295
  547. *@Default: 0
  548. *@Access: r/w
  549. *@Description:
  550. * WRITE_ BURST command:
  551. * data [127:96]
  552. */
  553. #define HDMIRX_CBUS_r_wrt_burst_dind 0x68000150
  554. /*
  555. *@Address: 0xBE290154[31:0]
  556. *@Range: 0~4294967295
  557. *@Default: 0x0
  558. *@Access:
  559. *@Description: None
  560. */
  561. #define CBUS_TRANS_0154_DW_0154 0x68000154
  562. /*
  563. *@Address: 0xBE290154[4:0]
  564. *@Range: 0~31
  565. *@Default: 0
  566. *@Access: r/w
  567. *@Description:
  568. * WRITE_ BURST command:
  569. * The number of data will be sent.
  570. */
  571. #define HDMIRX_CBUS_r_wrt_burst_num 0x61400154
  572. /*
  573. *@Address: 0xBE290180[31:0]
  574. *@Range: 0~4294967295
  575. *@Default: 0x0
  576. *@Access:
  577. *@Description: None
  578. */
  579. #define CBUS_TRANS_0180_DW_0180 0x68000180
  580. /*
  581. *@Address: 0xBE290180[0]
  582. *@Range: 0~1
  583. *@Default: 0
  584. *@Access: r/w
  585. *@Description:
  586. * Clear scratchpad registers
  587. */
  588. #define HDMIRX_CBUS_r_scratchpad_clear 0x60400180
  589. /*
  590. *@Address: 0xBE2901A0[31:0]
  591. *@Range: 0~4294967295
  592. *@Default: 0x0
  593. *@Access:
  594. *@Description: None
  595. */
  596. #define CBUS_TRANS_01A0_DW_01A0 0x680001A0
  597. /*
  598. *@Address: 0xBE2901A0[0]
  599. *@Range: 0~1
  600. *@Default: 0
  601. *@Access: r/w
  602. *@Description:
  603. * SET_HPD command: request
  604. */
  605. #define HDMIRX_CBUS_r_set_hpd_req 0x604001A0
  606. /*
  607. *@Address: 0xBE2901A0[10:8]
  608. *@Range: 0~7
  609. *@Default: 0
  610. *@Access: r
  611. *@Description:
  612. * SET_HPD command: fail
  613. * [2]:msc_s_nack_event,
  614. * [1]:msc_s_abort_event,
  615. * [0]: set_hpd_fail
  616. */
  617. #define HDMIRX_CBUS_r_set_hpd_fail_reg 0x60C001A1
  618. /*
  619. *@Address: 0xBE2901B0[31:0]
  620. *@Range: 0~4294967295
  621. *@Default: 0x0
  622. *@Access:
  623. *@Description: None
  624. */
  625. #define CBUS_TRANS_01B0_DW_01B0 0x680001B0
  626. /*
  627. *@Address: 0xBE2901B0[0]
  628. *@Range: 0~1
  629. *@Default: 0
  630. *@Access: r/w
  631. *@Description:
  632. * CLR_HPD command: request
  633. */
  634. #define HDMIRX_CBUS_r_clr_hpd_req 0x604001B0
  635. /*
  636. *@Address: 0xBE2901B0[10:8]
  637. *@Range: 0~7
  638. *@Default: 0
  639. *@Access: r
  640. *@Description:
  641. * CLR_HPD command: fail
  642. * [2]:msc_s_nack_event,
  643. * [1]:msc_s_abort_event,
  644. * [0]: clr_hpd_fail
  645. */
  646. #define HDMIRX_CBUS_r_clr_hpd_fail_reg 0x60C001B1
  647. /*
  648. *@Address: 0xBE2901C0[31:0]
  649. *@Range: 0~4294967295
  650. *@Default: 0x0
  651. *@Access:
  652. *@Description: None
  653. */
  654. #define CBUS_TRANS_01C0_DW_01C0 0x680001C0
  655. /*
  656. *@Address: 0xBE2901C0[0]
  657. *@Range: 0~1
  658. *@Default: 0
  659. *@Access: r/w
  660. *@Description:
  661. * GET_STATE command: request
  662. */
  663. #define HDMIRX_CBUS_r_get_state_req 0x604001C0
  664. /*
  665. *@Address: 0xBE2901C0[10:8]
  666. *@Range: 0~7
  667. *@Default: 0
  668. *@Access: r
  669. *@Description:
  670. * GET_STATE command: fail
  671. * [2]:msc_s_nack_event,
  672. * [1]:msc_s_abort_event,
  673. * [0]: get_state_fail
  674. */
  675. #define HDMIRX_CBUS_r_get_state_fail_reg 0x60C001C1
  676. /*
  677. *@Address: 0xBE2901C0[23:16]
  678. *@Range: 0~255
  679. *@Default: 0
  680. *@Access: r/w
  681. *@Description:
  682. * GET_STATE command: data
  683. */
  684. #define HDMIRX_CBUS_r_get_state_data 0x620001C2
  685. /*
  686. *@Address: 0xBE2901D0[31:0]
  687. *@Range: 0~4294967295
  688. *@Default: 0x0
  689. *@Access:
  690. *@Description: None
  691. */
  692. #define CBUS_TRANS_01D0_DW_01D0 0x680001D0
  693. /*
  694. *@Address: 0xBE2901D0[0]
  695. *@Range: 0~1
  696. *@Default: 0
  697. *@Access: r/w
  698. *@Description:
  699. * GET_VENDOR_ID command: request
  700. */
  701. #define HDMIRX_CBUS_r_get_ven_id_req 0x604001D0
  702. /*
  703. *@Address: 0xBE2901D0[10:8]
  704. *@Range: 0~7
  705. *@Default: 0
  706. *@Access: r
  707. *@Description:
  708. * GET_VENDOR_ID command: fail
  709. * [2]:msc_s_nack_event,
  710. * [1]:msc_s_abort_event,
  711. * [0]: get_ven_id_fail
  712. */
  713. #define HDMIRX_CBUS_r_get_ven_id_fail_reg 0x60C001D1
  714. /*
  715. *@Address: 0xBE2901D0[23:16]
  716. *@Range: 0~255
  717. *@Default: 0
  718. *@Access: r
  719. *@Description:
  720. * GET_VENDOR_ID command: data
  721. */
  722. #define HDMIRX_CBUS_r_get_ven_id_data 0x620001D2
  723. /*
  724. *@Address: 0xBE2901D4[31:0]
  725. *@Range: 0~4294967295
  726. *@Default: 0x0
  727. *@Access:
  728. *@Description: None
  729. */
  730. #define CBUS_TRANS_01D4_DW_01D4 0x680001D4
  731. /*
  732. *@Address: 0xBE2901D4[7:0]
  733. *@Range: 0~255
  734. *@Default: 0
  735. *@Access: r/w
  736. *@Description:
  737. * Our ID
  738. */
  739. #define HDMIRX_CBUS_r_vendor_id 0x620001D4
  740. /*
  741. *@Address: 0xBE2901E0[31:0]
  742. *@Range: 0~4294967295
  743. *@Default: 0x0
  744. *@Access:
  745. *@Description: None
  746. */
  747. #define CBUS_TRANS_01E0_DW_01E0 0x680001E0
  748. /*
  749. *@Address: 0xBE2901E0[0]
  750. *@Range: 0~1
  751. *@Default: 0
  752. *@Access: r/w
  753. *@Description:
  754. * GET_DDC_ERRORCODE command: request
  755. */
  756. #define HDMIRX_CBUS_r_get_ddc_err_req 0x604001E0
  757. /*
  758. *@Address: 0xBE2901E0[10:8]
  759. *@Range: 0~7
  760. *@Default: 0
  761. *@Access: r
  762. *@Description:
  763. * GET_DDC_ERRORCODE command:
  764. * fail
  765. * [2]:msc_s_nack_event,
  766. * [1]:msc_s_abort_event,
  767. * [0]: get_ddc_err_fail
  768. */
  769. #define HDMIRX_CBUS_r_get_ddc_err_fail_reg 0x60C001E1
  770. /*
  771. *@Address: 0xBE2901E0[23:16]
  772. *@Range: 0~255
  773. *@Default: 0
  774. *@Access: r
  775. *@Description:
  776. * GET_DDC_ERRORCODE command:
  777. * data
  778. */
  779. #define HDMIRX_CBUS_r_get_ddc_err_data 0x620001E2
  780. /*
  781. *@Address: 0xBE2901F0[31:0]
  782. *@Range: 0~4294967295
  783. *@Default: 0x0
  784. *@Access:
  785. *@Description: None
  786. */
  787. #define CBUS_TRANS_01F0_DW_01F0 0x680001F0
  788. /*
  789. *@Address: 0xBE2901F0[0]
  790. *@Range: 0~1
  791. *@Default: 0
  792. *@Access: r/w
  793. *@Description:
  794. * GET_MSC_ERRORCODE command: request
  795. */
  796. #define HDMIRX_CBUS_r_get_msc_err_req 0x604001F0
  797. /*
  798. *@Address: 0xBE2901F0[10:8]
  799. *@Range: 0~7
  800. *@Default: 0
  801. *@Access: r
  802. *@Description:
  803. * GET_ MSC _ERRORCODE command:
  804. * fail
  805. * [2]:msc_s_nack_event,
  806. * [1]:msc_s_abort_event,
  807. * [0]: get_msc_err_fail
  808. */
  809. #define HDMIRX_CBUS_r_get_msc_err_fail_reg 0x60C001F1
  810. /*
  811. *@Address: 0xBE2901F0[23:16]
  812. *@Range: 0~255
  813. *@Default: 0
  814. *@Access: r
  815. *@Description:
  816. * GET_ MSC _ERRORCODE command:
  817. * data
  818. */
  819. #define HDMIRX_CBUS_r_get_msc_err_data 0x620001F2
  820. /*
  821. *@Address: 0xBE290200[31:0]
  822. *@Range: 0~4294967295
  823. *@Default: 0x0
  824. *@Access:
  825. *@Description: None
  826. */
  827. #define CBUS_TRANS_0200_DW_0200 0x68000200
  828. /*
  829. *@Address: 0xBE290200[0]
  830. *@Range: 0~1
  831. *@Default: 0
  832. *@Access: r/w
  833. *@Description:
  834. * GET_SRC1_ERRORCODE command: request
  835. */
  836. #define HDMIRX_CBUS_r_get_src1_err_req 0x60400200
  837. /*
  838. *@Address: 0xBE290200[10:8]
  839. *@Range: 0~7
  840. *@Default: 0
  841. *@Access: r
  842. *@Description:
  843. * GET_ SRC1_ERRORCODE command:
  844. * fail
  845. * [2]:msc_s_nack_event,
  846. * [1]:msc_s_abort_event,
  847. * [0]: get_src1_err_fail
  848. */
  849. #define HDMIRX_CBUS_r_get_src1_err_fail_reg 0x60C00201
  850. /*
  851. *@Address: 0xBE290200[23:16]
  852. *@Range: 0~255
  853. *@Default: 0
  854. *@Access: r
  855. *@Description:
  856. * GET_ SRC1_ERRORCODE command:
  857. * data
  858. */
  859. #define HDMIRX_CBUS_r_get_src1_err_data 0x62000202
  860. /*
  861. *@Address: 0xBE290210[31:0]
  862. *@Range: 0~4294967295
  863. *@Default: 0x0
  864. *@Access:
  865. *@Description: None
  866. */
  867. #define CBUS_TRANS_0210_DW_0210 0x68000210
  868. /*
  869. *@Address: 0xBE290210[0]
  870. *@Range: 0~1
  871. *@Default: 0
  872. *@Access: r/w
  873. *@Description:
  874. * GET_SRC3_ERRORCODE command: request
  875. */
  876. #define HDMIRX_CBUS_r_get_src3_err_req 0x60400210
  877. /*
  878. *@Address: 0xBE290210[10:8]
  879. *@Range: 0~7
  880. *@Default: 0
  881. *@Access: r
  882. *@Description:
  883. * GET_ SRC3_ERRORCODE command:
  884. * fail
  885. * [2]:msc_s_nack_event,
  886. * [1]:msc_s_abort_event,
  887. * [0]: get_src3_err_fail
  888. */
  889. #define HDMIRX_CBUS_r_get_src3_err_fail_reg 0x60C00211
  890. /*
  891. *@Address: 0xBE290210[23:16]
  892. *@Range: 0~255
  893. *@Default: 0
  894. *@Access: r
  895. *@Description:
  896. * GET_ SRC3_ERRORCODE command: data
  897. */
  898. #define HDMIRX_CBUS_r_get_src3_err_data 0x62000212
  899. /*
  900. *@Address: 0xBE290300[31:0]
  901. *@Range: 0~4294967295
  902. *@Default:
  903. *@Access:
  904. *@Description: None
  905. */
  906. #define CBUS_TRANS_0300_DW_0300 0x68000300
  907. /*
  908. *@Address: 0xBE290300[0]
  909. *@Range: 0~1
  910. *@Default:
  911. *@Access:
  912. *@Description:
  913. * RAP command: request
  914. */
  915. #define HDMIRX_CBUS_r_rap_cmd_req 0x60400300
  916. /*
  917. *@Address: 0xBE290300[10:8]
  918. *@Range: 0~7
  919. *@Default:
  920. *@Access:
  921. *@Description:
  922. * RAP command:
  923. * fail
  924. * [2]:msc_s_nack_event,
  925. * [1]:msc_s_abort_event,
  926. * [0]: rap_cmd_fail: no rapk, command fail.
  927. */
  928. #define HDMIRX_CBUS_r_rap_cmd_fail_reg 0x60C00301
  929. /*
  930. *@Address: 0xBE290300[23:16]
  931. *@Range: 0~255
  932. *@Default:
  933. *@Access:
  934. *@Description:
  935. * RAP command:
  936. * ¡¥h00:poll
  937. * ¡¥h10: change to CONTENT_ON state
  938. * ¡¥h11: change to CONTENT_OFF state.
  939. */
  940. #define HDMIRX_CBUS_r_rap_cmd_code 0x62000302
  941. /*
  942. *@Address: 0xBE290300[31:24]
  943. *@Range: 0~255
  944. *@Default:
  945. *@Access:
  946. *@Description:
  947. * RAP command:
  948. * RAPK data (status codes)from source acknowledges RAP cmd of sink.
  949. */
  950. #define HDMIRX_CBUS_r_rap_cmd_rapk 0x62000303
  951. /*
  952. *@Address: 0xBE290304[31:0]
  953. *@Range: 0~4294967295
  954. *@Default: 0x0
  955. *@Access:
  956. *@Description: None
  957. */
  958. #define CBUS_TRANS_0304_DW_0304 0x68000304
  959. /*
  960. *@Address: 0xBE290304[0]
  961. *@Range: 0~1
  962. *@Default: 0
  963. *@Access: r/w
  964. *@Description:
  965. * RAPK command: request
  966. */
  967. #define HDMIRX_CBUS_r_rap_act_ack_req 0x60400304
  968. /*
  969. *@Address: 0xBE290304[10:8]
  970. *@Range: 0~7
  971. *@Default: 0
  972. *@Access: r
  973. *@Description:
  974. * RAPK command:
  975. * fail
  976. * [2]:msc_s_nack_event,
  977. * [1]:msc_s_abort_event,
  978. * [0]: rap_act_ack_fail
  979. */
  980. #define HDMIRX_CBUS_r_rap_act_ack_fail_reg 0x60C00305
  981. /*
  982. *@Address: 0xBE290304[23:16]
  983. *@Range: 0~255
  984. *@Default: 0
  985. *@Access: r/w
  986. *@Description:
  987. * RAPK command:
  988. * Request action protocol status codes.
  989. * ¡¥h00: No error.
  990. * ¡¥h01: Unrecognized Action code
  991. * ¡¥h02: Unsupported Action code
  992. * ¡¥h03: Responder Busy
  993. */
  994. #define HDMIRX_CBUS_r_rap_act_ack_code 0x62000306
  995. /*
  996. *@Address: 0xBE290308[31:0]
  997. *@Range: 0~4294967295
  998. *@Default: 0x0
  999. *@Access:
  1000. *@Description: None
  1001. */
  1002. #define CBUS_TRANS_0308_DW_0308 0x68000308
  1003. /*
  1004. *@Address: 0xBE290308[7:0]
  1005. *@Range: 0~255
  1006. *@Default: 0
  1007. *@Access: r
  1008. *@Description:
  1009. * RAP code of source.
  1010. * ¡¥h00:poll
  1011. * ¡¥h10: change to CONTENT_ON state
  1012. * ¡¥h11: change to CONTENT_OFF state.
  1013. */
  1014. #define HDMIRX_CBUS_r_rap_act_code 0x62000308
  1015. /*
  1016. *@Address: 0xBE290400[31:0]
  1017. *@Range: 0~4294967295
  1018. *@Default: 0x0
  1019. *@Access:
  1020. *@Description: None
  1021. */
  1022. #define CBUS_TRANS_0400_DW_0400 0x68000400
  1023. /*
  1024. *@Address: 0xBE290400[0]
  1025. *@Range: 0~1
  1026. *@Default: 0
  1027. *@Access: r/w
  1028. *@Description:
  1029. * RCP command: request
  1030. */
  1031. #define HDMIRX_CBUS_r_rcp_cmd_req 0x60400400
  1032. /*
  1033. *@Address: 0xBE290400[11:8]
  1034. *@Range: 0~15
  1035. *@Default: 0
  1036. *@Access: r
  1037. *@Description:
  1038. * RCP command:
  1039. * fail
  1040. * [3]:msc_s_nack_event,
  1041. * [2]:msc_s_abort_event,
  1042. * [1]:rcp_cmd_ineffect_code
  1043. * [0]: rcp_cmd_fail
  1044. */
  1045. #define HDMIRX_CBUS_r_rcp_cmd_fail_reg 0x61000401
  1046. /*
  1047. *@Address: 0xBE290400[23:16]
  1048. *@Range: 0~255
  1049. *@Default: 0
  1050. *@Access: r/w
  1051. *@Description:
  1052. * RCP command:
  1053. * RCP key codes. Refer to MHL spec.
  1054. */
  1055. #define HDMIRX_CBUS_r_rcp_cmd_code 0x62000402
  1056. /*
  1057. *@Address: 0xBE290400[31:24]
  1058. *@Range: 0~255
  1059. *@Default: 0
  1060. *@Access: r
  1061. *@Description:
  1062. * RCP command:
  1063. * It is RCPK key code from source to confirm RCP cmd.
  1064. */
  1065. #define HDMIRX_CBUS_r_rcp_cmd_rcpk_code_from_src 0x62000403
  1066. /*
  1067. *@Address: 0xBE290404[31:0]
  1068. *@Range: 0~4294967295
  1069. *@Default: 0x0
  1070. *@Access:
  1071. *@Description: None
  1072. */
  1073. #define CBUS_TRANS_0404_DW_0404 0x68000404
  1074. /*
  1075. *@Address: 0xBE290404[7:0]
  1076. *@Range: 0~255
  1077. *@Default: 0
  1078. *@Access: r
  1079. *@Description:
  1080. * RCP command:
  1081. * It is RCPE status code from source to confirm RCP command error.
  1082. */
  1083. #define HDMIRX_CBUS_r_rcp_cmd_rcpe_statuscode_from_src 0x62000404
  1084. /*
  1085. *@Address: 0xBE290420[31:0]
  1086. *@Range: 0~4294967295
  1087. *@Default: 0x0
  1088. *@Access:
  1089. *@Description: None
  1090. */
  1091. #define CBUS_TRANS_0420_DW_0420 0x68000420
  1092. /*
  1093. *@Address: 0xBE290420[0]
  1094. *@Range: 0~1
  1095. *@Default: 0
  1096. *@Access: r/w
  1097. *@Description:
  1098. * It is a request command of read-trigger to read rcp data in fifo that is sent from source.
  1099. */
  1100. #define HDMIRX_CBUS_r_rcp_act_ack 0x60400420
  1101. /*
  1102. *@Address: 0xBE290420[15:8]
  1103. *@Range: 0~255
  1104. *@Default: 0
  1105. *@Access: r
  1106. *@Description:
  1107. * RCP data (key id) from source.
  1108. */
  1109. #define HDMIRX_CBUS_r_rcp_act_code 0x62000421
  1110. /*
  1111. *@Address: 0xBE290420[20:16]
  1112. *@Range: 0~31
  1113. *@Default: 0
  1114. *@Access: r
  1115. *@Description:
  1116. * The total number of RCP data (key ID) in fifo.
  1117. */
  1118. #define HDMIRX_CBUS_r_rcp_act_num 0x61400422
  1119. /*
  1120. *@Address: 0xBE290430[31:0]
  1121. *@Range: 0~4294967295
  1122. *@Default: 0x0000221F
  1123. *@Access:
  1124. *@Description: None
  1125. */
  1126. #define CBUS_TRANS_0430_DW_0430 0x68000430
  1127. /*
  1128. *@Address: 0xBE290430[31:0]
  1129. *@Range: 0~4294967295
  1130. *@Default: 0x0000221F
  1131. *@Access: r/w
  1132. *@Description:
  1133. * RCP key codes enable. About more detailed key ID, please refer to spec.
  1134. * 430[0]=1
  1135. * key ID 7¡¥h00 function exist.
  1136. * 430[1]=1
  1137. * key ID 7¡¥h01 function exist.
  1138. * ¡K¡K¡K¡K.
  1139. * 43C[31]=1:
  1140. * key ID 7¡¥h7F function exist.
  1141. */
  1142. #define HDMIRX_CBUS_r_rcp_vd_key_mapa 0x68000430
  1143. /*
  1144. *@Address: 0xBE290434[31:0]
  1145. *@Range: 0~4294967295
  1146. *@Default: 0x000F0BFF
  1147. *@Access:
  1148. *@Description: None
  1149. */
  1150. #define CBUS_TRANS_0434_DW_0434 0x68000434
  1151. /*
  1152. *@Address: 0xBE290434[31:0]
  1153. *@Range: 0~4294967295
  1154. *@Default: 0x000F0BFF
  1155. *@Access: r/w
  1156. *@Description:
  1157. * RCP key codes enable. About more detailed key ID, please refer to spec.
  1158. * 430[0]=1
  1159. * key ID 7¡¥h00 function exist.
  1160. * 430[1]=1
  1161. * key ID 7¡¥h01 function exist.
  1162. * ¡K¡K¡K¡K.
  1163. * 43C[31]=1:
  1164. * key ID 7¡¥h7F function exist.
  1165. */
  1166. #define HDMIRX_CBUS_r_rcp_vd_key_mapb 0x68000434
  1167. /*
  1168. *@Address: 0xBE290438[31:0]
  1169. *@Range: 0~4294967295
  1170. *@Default:
  1171. *@Access:
  1172. *@Description: None
  1173. */
  1174. #define CBUS_TRANS_0438_DW_0438 0x68000438
  1175. /*
  1176. *@Address: 0xBE290438[31:0]
  1177. *@Range: 0~4294967295
  1178. *@Default: 0x00001FFE
  1179. *@Access: r/w
  1180. *@Description:
  1181. * RCP key codes enable. About more detailed key ID, please refer to spec.
  1182. * 430[0]=1
  1183. * key ID 7¡¥h00 function exist.
  1184. * 430[1]=1
  1185. * key ID 7¡¥h01 function exist.
  1186. * ¡K¡K¡K¡K.
  1187. * 43C[31]=1:
  1188. * key ID 7¡¥h7F function exist.
  1189. */
  1190. #define HDMIRX_CBUS_r_rcp_vd_key_mapc 0x68000438
  1191. /*
  1192. *@Address: 0xBE29043C[31:0]
  1193. *@Range: 0~4294967295
  1194. *@Default: 0x0000007F
  1195. *@Access:
  1196. *@Description: None
  1197. */
  1198. #define CBUS_TRANS_043C_DW_043C 0x6800043C
  1199. /*
  1200. *@Address: 0xBE29043C[31:0]
  1201. *@Range: 0~4294967295
  1202. *@Default: 0x0000007F
  1203. *@Access: r/w
  1204. *@Description:
  1205. * RCP key codes enable. About more detailed key ID, please refer to spec.
  1206. * 430[0]=1
  1207. * key ID 7¡¥h00 function exist.
  1208. * 430[1]=1
  1209. * key ID 7¡¥h01 function exist.
  1210. * ¡K¡K¡K¡K.
  1211. * 43C[31]=1:
  1212. * key ID 7¡¥h7F function exist.
  1213. */
  1214. #define HDMIRX_CBUS_r_rcp_vd_key_mapd 0x6800043C
  1215. /*
  1216. *@Address: 0xBE290500[31:0]
  1217. *@Range: 0~4294967295
  1218. *@Default: 0x0
  1219. *@Access:
  1220. *@Description: None
  1221. */
  1222. #define CBUS_TRANS_0500_DW_0500 0x68000500
  1223. /*
  1224. *@Address: 0xBE290500[0]
  1225. *@Range: 0~1
  1226. *@Default: 0
  1227. *@Access: r/w
  1228. *@Description:
  1229. * UCP command: request
  1230. */
  1231. #define HDMIRX_CBUS_r_ucp_cmd_req 0x60400500
  1232. /*
  1233. *@Address: 0xBE290500[11:8]
  1234. *@Range: 0~15
  1235. *@Default: 0
  1236. *@Access: r
  1237. *@Description:
  1238. * UCP command:
  1239. * fail
  1240. * [3]:msc_s_nack_event,
  1241. * [2]:msc_s_abort_event,
  1242. * [1]:ucp_cmd_ineffect_code
  1243. * [0]: ucp_cmd_fail
  1244. */
  1245. #define HDMIRX_CBUS_r_ucp_cmd_fail_reg 0x61000501
  1246. /*
  1247. *@Address: 0xBE290500[23:16]
  1248. *@Range: 0~255
  1249. *@Default: 0
  1250. *@Access: r/w
  1251. *@Description:
  1252. * UCP command:
  1253. * UCP character code.
  1254. */
  1255. #define HDMIRX_CBUS_r_ucp_cmd_code 0x62000502
  1256. /*
  1257. *@Address: 0xBE290500[31:24]
  1258. *@Range: 0~255
  1259. *@Default: 0
  1260. *@Access: r
  1261. *@Description:
  1262. * UCP command:
  1263. * It is UCPK key code from source to confirm UCP cmd.
  1264. */
  1265. #define HDMIRX_CBUS_r_ucp_cmd_ucpk_code_from_src 0x62000503
  1266. /*
  1267. *@Address: 0xBE290504[31:0]
  1268. *@Range: 0~4294967295
  1269. *@Default: 0x0
  1270. *@Access:
  1271. *@Description: None
  1272. */
  1273. #define CBUS_TRANS_0504_DW_0504 0x68000504
  1274. /*
  1275. *@Address: 0xBE290504[7:0]
  1276. *@Range: 0~255
  1277. *@Default: 0
  1278. *@Access: r
  1279. *@Description:
  1280. * UCP command:
  1281. * It is UCPE status code from source to confirm UCP command error.
  1282. */
  1283. #define HDMIRX_CBUS_r_ucp_cmd_ucpe_statuscode_from_src 0x62000504
  1284. /*
  1285. *@Address: 0xBE290520[31:0]
  1286. *@Range: 0~4294967295
  1287. *@Default: 0x0
  1288. *@Access:
  1289. *@Description: None
  1290. */
  1291. #define CBUS_TRANS_0520_DW_0520 0x68000520
  1292. /*
  1293. *@Address: 0xBE290520[0]
  1294. *@Range: 0~1
  1295. *@Default: 0
  1296. *@Access: r/w
  1297. *@Description:
  1298. * It is a request command of read-trigger to read ucp data in fifo that is sent from source.
  1299. */
  1300. #define HDMIRX_CBUS_r_ucp_act_ack 0x60400520
  1301. /*
  1302. *@Address: 0xBE290520[15:8]
  1303. *@Range: 0~255
  1304. *@Default: 0
  1305. *@Access: r
  1306. *@Description:
  1307. * UCP code from source.
  1308. */
  1309. #define HDMIRX_CBUS_r_ucp_act_code 0x62000521
  1310. /*
  1311. *@Address: 0xBE290520[20:16]
  1312. *@Range: 0~31
  1313. *@Default: 0
  1314. *@Access: r
  1315. *@Description:
  1316. * The total number of UCP data in fifo.
  1317. */
  1318. #define HDMIRX_CBUS_r_ucp_act_num 0x61400522
  1319. /*
  1320. *@Address: 0xBE290530[31:0]
  1321. *@Range: 0~4294967295
  1322. *@Default: 0x0
  1323. *@Access:
  1324. *@Description: None
  1325. */
  1326. #define CBUS_TRANS_0530_DW_0530 0x68000530
  1327. /*
  1328. *@Address: 0xBE290530[31:0]
  1329. *@Range: 0~4294967295
  1330. *@Default: 0
  1331. *@Access: r/w
  1332. *@Description:
  1333. * UCP character code bits.
  1334. * supporting UCP code 0x00~8'h1F.
  1335. */
  1336. #define HDMIRX_CBUS_r_ucp_vd_key_mapa 0x68000530
  1337. /*
  1338. *@Address: 0xBE290534[31:0]
  1339. *@Range: 0~4294967295
  1340. *@Default: 0x0
  1341. *@Access:
  1342. *@Description: None
  1343. */
  1344. #define CBUS_TRANS_0534_DW_0534 0x68000534
  1345. /*
  1346. *@Address: 0xBE290534[31:0]
  1347. *@Range: 0~4294967295
  1348. *@Default: 0
  1349. *@Access: r/w
  1350. *@Description:
  1351. * UCP character code bits.
  1352. * supporting UCP code 0x20~8'h3F.
  1353. */
  1354. #define HDMIRX_CBUS_r_ucp_vd_key_mapb 0x68000534
  1355. /*
  1356. *@Address: 0xBE290538[31:0]
  1357. *@Range: 0~4294967295
  1358. *@Default: 0x0
  1359. *@Access:
  1360. *@Description: None
  1361. */
  1362. #define CBUS_TRANS_0538_DW_0538 0x68000538
  1363. /*
  1364. *@Address: 0xBE290538[31:0]
  1365. *@Range: 0~4294967295
  1366. *@Default: 0
  1367. *@Access: r/w
  1368. *@Description:
  1369. * UCP character code bits.
  1370. * supporting UCP code 0x40~8'h5F.
  1371. */
  1372. #define HDMIRX_CBUS_r_ucp_vd_key_mapc 0x68000538
  1373. /*
  1374. *@Address: 0xBE29053C[31:0]
  1375. *@Range: 0~4294967295
  1376. *@Default: 0x0
  1377. *@Access:
  1378. *@Description: None
  1379. */
  1380. #define CBUS_TRANS_053C_DW_053C 0x6800053C
  1381. /*
  1382. *@Address: 0xBE29053C[31:0]
  1383. *@Range: 0~4294967295
  1384. *@Default: 0
  1385. *@Access: r/w
  1386. *@Description:
  1387. * UCP character code bits.
  1388. * supporting UCP code 0x60~8'h7F.
  1389. */
  1390. #define HDMIRX_CBUS_r_ucp_vd_key_mapd 0x6800053C
  1391. /*
  1392. *@Address: 0xBE290540[31:0]
  1393. *@Range: 0~4294967295
  1394. *@Default: 0x0
  1395. *@Access:
  1396. *@Description: None
  1397. */
  1398. #define CBUS_TRANS_0540_DW_0540 0x68000540
  1399. /*
  1400. *@Address: 0xBE290540[31:0]
  1401. *@Range: 0~4294967295
  1402. *@Default: 0
  1403. *@Access: r/w
  1404. *@Description:
  1405. * UCP character code bits.
  1406. * supporting UCP code 0x80~8'h9F.
  1407. */
  1408. #define HDMIRX_CBUS_r_ucp_vd_key_mape 0x68000540
  1409. /*
  1410. *@Address: 0xBE290544[31:0]
  1411. *@Range: 0~4294967295
  1412. *@Default: 0x0
  1413. *@Access:
  1414. *@Description: None
  1415. */
  1416. #define CBUS_TRANS_0544_DW_0544 0x68000544
  1417. /*
  1418. *@Address: 0xBE290544[31:0]
  1419. *@Range: 0~4294967295
  1420. *@Default: 0
  1421. *@Access: r/w
  1422. *@Description:
  1423. * UCP character code bits.
  1424. * supporting UCP code 0xA0~8'hBF.
  1425. */
  1426. #define HDMIRX_CBUS_r_ucp_vd_key_mapf 0x68000544
  1427. /*
  1428. *@Address: 0xBE290548[31:0]
  1429. *@Range: 0~4294967295
  1430. *@Default: 0x0
  1431. *@Access:
  1432. *@Description: None
  1433. */
  1434. #define CBUS_TRANS_0548_DW_0548 0x68000548
  1435. /*
  1436. *@Address: 0xBE290548[31:0]
  1437. *@Range: 0~4294967295
  1438. *@Default: 0
  1439. *@Access: r/w
  1440. *@Description:
  1441. * UCP character code bits.
  1442. * supporting UCP code 0xC0~8'hDF.
  1443. */
  1444. #define HDMIRX_CBUS_r_ucp_vd_key_mapg 0x68000548
  1445. /*
  1446. *@Address: 0xBE29054C[31:0]
  1447. *@Range: 0~4294967295
  1448. *@Default: 0x0
  1449. *@Access:
  1450. *@Description: None
  1451. */
  1452. #define CBUS_TRANS_054C_DW_054C 0x6800054C
  1453. /*
  1454. *@Address: 0xBE29054C[31:0]
  1455. *@Range: 0~4294967295
  1456. *@Default: 0
  1457. *@Access: r/w
  1458. *@Description:
  1459. * UCP character code bits.
  1460. * supporting UCP code 0xE0~8'hFF.
  1461. */
  1462. #define HDMIRX_CBUS_r_ucp_vd_key_maph 0x6800054C
  1463. /*
  1464. *@Address: 0xBE290600[31:0]
  1465. *@Range: 0~4294967295
  1466. *@Default: 0x0
  1467. *@Access:
  1468. *@Description: None
  1469. */
  1470. #define CBUS_TRANS_0600_DW_0600 0x68000600
  1471. /*
  1472. *@Address: 0xBE290600[7:0]
  1473. *@Range: 0~255
  1474. *@Default: 0
  1475. *@Access: r
  1476. *@Description:
  1477. * EDID address from source .
  1478. */
  1479. #define HDMIRX_CBUS_r_EDID_adr 0x62000600
  1480. /*
  1481. *@Address: 0xBE290600[15:8]
  1482. *@Range: 0~255
  1483. *@Default: 0
  1484. *@Access: r
  1485. *@Description:
  1486. * EDID segment value.
  1487. */
  1488. #define HDMIRX_CBUS_r_EDID_seg 0x62000601
  1489. /*
  1490. *@Address: 0xBE290600[23:16]
  1491. *@Range: 0~255
  1492. *@Default: 0
  1493. *@Access: r/w
  1494. *@Description:
  1495. * EDID data that source want.
  1496. */
  1497. #define HDMIRX_CBUS_r_EDID_dout 0x62000602
  1498. /*
  1499. *@Address: 0xBE290604[31:0]
  1500. *@Range: 0~4294967295
  1501. *@Default: 0x600000
  1502. *@Access:
  1503. *@Description: None
  1504. */
  1505. #define CBUS_TRANS_0604_DW_0604 0x68000604
  1506. /*
  1507. *@Address: 0xBE290604[0]
  1508. *@Range: 0~1
  1509. *@Default: 0
  1510. *@Access: r/w
  1511. *@Description:
  1512. * Software controls EDID read.
  1513. * 1: enable. The registers related to software are 0600, 0601, 0602 and 0F1B.
  1514. */
  1515. #define HDMIRX_CBUS_r_dcc_software_ctrl 0x60400604
  1516. /*
  1517. *@Address: 0xBE290604[8]
  1518. *@Range: 0~1
  1519. *@Default: 0
  1520. *@Access: r/w
  1521. *@Description:
  1522. * 1: enable DDC segment function.
  1523. */
  1524. #define HDMIRX_CBUS_r_ddc_seg_en 0x60400605
  1525. /*
  1526. *@Address: 0xBE290604[23:16]
  1527. *@Range: 0~255
  1528. *@Default: 0x60
  1529. *@Access: r/w
  1530. *@Description:
  1531. * Segment ID.
  1532. */
  1533. #define HDMIRX_CBUS_r_ddc_seg_id 0x62000606
  1534. /*
  1535. *@Address: 0xBE290604[31:24]
  1536. *@Range: 0~255
  1537. *@Default: 0
  1538. *@Access: r/w
  1539. *@Description:
  1540. * Segment read max value.
  1541. */
  1542. #define HDMIRX_CBUS_r_ddc_seg_max 0x62000607
  1543. /*
  1544. *@Address: 0xBE290608[31:0]
  1545. *@Range: 0~4294967295
  1546. *@Default: 0x74A0
  1547. *@Access:
  1548. *@Description: None
  1549. */
  1550. #define CBUS_TRANS_0608_DW_0608 0x68000608
  1551. /*
  1552. *@Address: 0xBE290608[7:0]
  1553. *@Range: 0~255
  1554. *@Default: 0xA0
  1555. *@Access: r/w
  1556. *@Description:
  1557. * EDID ID
  1558. */
  1559. #define HDMIRX_CBUS_r_ddc_edid_id 0x62000608
  1560. /*
  1561. *@Address: 0xBE290608[15:8]
  1562. *@Range: 0~255
  1563. *@Default: 0x74
  1564. *@Access: r/w
  1565. *@Description:
  1566. * HDCP ID
  1567. */
  1568. #define HDMIRX_CBUS_r_ddc_hdcp_id 0x62000609
  1569. /*
  1570. *@Address: 0xBE290700[31:0]
  1571. *@Range: 0~4294967295
  1572. *@Default: 0x0
  1573. *@Access:
  1574. *@Description: None
  1575. */
  1576. #define CBUS_TRANS_0700_DW_0700 0x68000700
  1577. /*
  1578. *@Address: 0xBE290700[7:0]
  1579. *@Range: 0~255
  1580. *@Default: 0
  1581. *@Access: r
  1582. *@Description:
  1583. * DDC address from source
  1584. */
  1585. #define HDMIRX_CBUS_r_OTHR_adr 0x62000700
  1586. /*
  1587. *@Address: 0xBE290700[15:8]
  1588. *@Range: 0~255
  1589. *@Default: 0
  1590. *@Access: r
  1591. *@Description:
  1592. * DDC segment value
  1593. */
  1594. #define HDMIRX_CBUS_r_OTHR_seg 0x62000701
  1595. /*
  1596. *@Address: 0xBE290700[16]
  1597. *@Range: 0~1
  1598. *@Default: 0
  1599. *@Access: r
  1600. *@Description:
  1601. * 1:DDC device write
  1602. * 0: DDC device read
  1603. */
  1604. #define HDMIRX_CBUS_r_OTHR_wrt 0x60400702
  1605. /*
  1606. *@Address: 0xBE290700[31:24]
  1607. *@Range: 0~255
  1608. *@Default: 0
  1609. *@Access: r
  1610. *@Description:
  1611. * DDC device data from source
  1612. */
  1613. #define HDMIRX_CBUS_r_OTHR_din 0x62000703
  1614. /*
  1615. *@Address: 0xBE290704[31:0]
  1616. *@Range: 0~4294967295
  1617. *@Default: 0x0
  1618. *@Access:
  1619. *@Description: None
  1620. */
  1621. #define CBUS_TRANS_0704_DW_0704 0x68000704
  1622. /*
  1623. *@Address: 0xBE290704[7:0]
  1624. *@Range: 0~255
  1625. *@Default: 0
  1626. *@Access: r/w
  1627. *@Description:
  1628. * DDC device data that source want.
  1629. */
  1630. #define HDMIRX_CBUS_r_OTHR_dout 0x62000704
  1631. /*
  1632. *@Address: 0xBE290708[31:0]
  1633. *@Range: 0~4294967295
  1634. *@Default: 0x0
  1635. *@Access:
  1636. *@Description: None
  1637. */
  1638. #define CBUS_TRANS_0708_DW_0708 0x68000708
  1639. /*
  1640. *@Address: 0xBE290708[8:0]
  1641. *@Range: 0~511
  1642. *@Default: 0
  1643. *@Access: r/w
  1644. *@Description:
  1645. * DDC device ID
  1646. */
  1647. #define HDMIRX_CBUS_r_ddc_othr_id 0x62400708
  1648. /*
  1649. *@Address: 0xBE290820[31:0]
  1650. *@Range: 0~4294967295
  1651. *@Default: 0x0
  1652. *@Access:
  1653. *@Description: None
  1654. */
  1655. #define CBUS_TRANS_0820_DW_0820 0x68000820
  1656. /*
  1657. *@Address: 0xBE290820[7:0]
  1658. *@Range: 0~255
  1659. *@Default: 0
  1660. *@Access: r
  1661. *@Description:
  1662. * DDC error for source command.
  1663. */
  1664. #define HDMIRX_CBUS_r_ddc_errcode 0x62000820
  1665. /*
  1666. *@Address: 0xBE290820[15:8]
  1667. *@Range: 0~255
  1668. *@Default: 0
  1669. *@Access: r
  1670. *@Description:
  1671. * 0ABB[0]=0 :
  1672. * MSC error for source command
  1673. * 0ABB[0]=1 :
  1674. * MSC error for sink command
  1675. */
  1676. #define HDMIRX_CBUS_r_msc_errcode 0x62000821
  1677. /*
  1678. *@Address: 0xBE290820[23:16]
  1679. *@Range: 0~255
  1680. *@Default: 0
  1681. *@Access: r
  1682. *@Description:
  1683. * MSC error for sink command
  1684. */
  1685. #define HDMIRX_CBUS_r_msc_s_errcode 0x62000822
  1686. /*
  1687. *@Address: 0xBE290828[31:0]
  1688. *@Range: 0~4294967295
  1689. *@Default: 0x10000
  1690. *@Access:
  1691. *@Description: None
  1692. */
  1693. #define CBUS_TRANS_0828_DW_0828 0x68000828
  1694. /*
  1695. *@Address: 0xBE290828[1:0]
  1696. *@Range: 0~3
  1697. *@Default: 0
  1698. *@Access: r/w
  1699. *@Description:
  1700. * [0] =1 :enable link incomplete package detection
  1701. * [1]=1 :enable link retry exceeded detection
  1702. */
  1703. #define HDMIRX_CBUS_r_lnk_err_ctrl 0x60800828
  1704. /*
  1705. *@Address: 0xBE290828[10:8]
  1706. *@Range: 0~7
  1707. *@Default: 0
  1708. *@Access: r/w
  1709. *@Description:
  1710. * 1:Recover to original timer.
  1711. * 0:disable.
  1712. * [0]:msc_s_timer_insurance
  1713. * [1]:msc_r_timer_insurance
  1714. * [2]:ddc_timer_insurance
  1715. */
  1716. #define HDMIRX_CBUS_r_timer_insurance_reg 0x60C00829
  1717. /*
  1718. *@Address: 0xBE290828[16]
  1719. *@Range: 0~1
  1720. *@Default: 1
  1721. *@Access: r/w
  1722. *@Description:
  1723. * 1: abort package is not restricted by timer.
  1724. */
  1725. #define HDMIRX_CBUS_r_send_abort_pkt_timer_ignored 0x6040082A
  1726. /*
  1727. *@Address: 0xBE29082C[31:0]
  1728. *@Range: 0~4294967295
  1729. *@Default: 2458
  1730. *@Access:
  1731. *@Description: None
  1732. */
  1733. #define CBUS_TRANS_082C_DW_082C 0x6800082C
  1734. /*
  1735. *@Address: 0xBE29082C[21:0]
  1736. *@Range: 0~4194303
  1737. *@Default: 2458
  1738. *@Access: r/w
  1739. *@Description:
  1740. * Base time counter.
  1741. * (1/24.576)*2458*1/1000=0.1ms
  1742. */
  1743. #define HDMIRX_CBUS_r_base_timer_reg 0x6580082C
  1744. /*
  1745. *@Address: 0xBE290830[31:0]
  1746. *@Range: 0~4294967295
  1747. *@Default: 1000
  1748. *@Access:
  1749. *@Description: None
  1750. */
  1751. #define CBUS_TRANS_0830_DW_0830 0x68000830
  1752. /*
  1753. *@Address: 0xBE290830[10:0]
  1754. *@Range: 0~2047
  1755. *@Default: 1000
  1756. *@Access: r/w
  1757. *@Description:
  1758. * MSC requester engine: pkt_sender_timeout = Base time * 1000.
  1759. * Refer to MHL spec. 13.10.3
  1760. */
  1761. #define HDMIRX_CBUS_r_msc_s_pkt_sender_timeout_reg 0x62C00830
  1762. /*
  1763. *@Address: 0xBE290834[31:0]
  1764. *@Range: 0~4294967295
  1765. *@Default: 1000
  1766. *@Access:
  1767. *@Description: None
  1768. */
  1769. #define CBUS_TRANS_0834_DW_0834 0x68000834
  1770. /*
  1771. *@Address: 0xBE290834[10:0]
  1772. *@Range: 0~2047
  1773. *@Default: 1000
  1774. *@Access: r/w
  1775. *@Description:
  1776. * MSC requester engine:
  1777. * pkt_receiver_timeout = Base time * 1000.
  1778. * Refer to MHL spec. 13.10.3
  1779. */
  1780. #define HDMIRX_CBUS_r_msc_s_pkt_receiver_timeout_reg 0x62C00834
  1781. /*
  1782. *@Address: 0xBE290838[31:0]
  1783. *@Range: 0~4294967295
  1784. *@Default: 3200
  1785. *@Access:
  1786. *@Description: None
  1787. */
  1788. #define CBUS_TRANS_0838_DW_0838 0x68000838
  1789. /*
  1790. *@Address: 0xBE290838[11:0]
  1791. *@Range: 0~4095
  1792. *@Default: 3200
  1793. *@Access: r/w
  1794. *@Description:
  1795. * MSC requester engine:
  1796. * command sender timeout = Base time * 3200.
  1797. * Refer to MHL spec. 13.10.3
  1798. */
  1799. #define HDMIRX_CBUS_r_msc_s_cmd_sender_timeout_reg 0x63000838
  1800. /*
  1801. *@Address: 0xBE29083C[31:0]
  1802. *@Range: 0~4294967295
  1803. *@Default: 1000
  1804. *@Access:
  1805. *@Description: None
  1806. */
  1807. #define CBUS_TRANS_083C_DW_083C 0x6800083C
  1808. /*
  1809. *@Address: 0xBE29083C[10:0]
  1810. *@Range: 0~2047
  1811. *@Default: 1000
  1812. *@Access: r/w
  1813. *@Description:
  1814. * MSC responder engine:
  1815. * pkt_sender_timeout = Base time * 1000.
  1816. * Refer to MHL spec. 13.10.3
  1817. */
  1818. #define HDMIRX_CBUS_r_msc_r_pkt_sender_timeout_reg 0x62C0083C
  1819. /*
  1820. *@Address: 0xBE290840[31:0]
  1821. *@Range: 0~4294967295
  1822. *@Default: 1000
  1823. *@Access:
  1824. *@Description: None
  1825. */
  1826. #define CBUS_TRANS_0840_DW_0840 0x68000840
  1827. /*
  1828. *@Address: 0xBE290840[10:0]
  1829. *@Range: 0~2047
  1830. *@Default: 1000
  1831. *@Access: r/w
  1832. *@Description:
  1833. * MSC responder engine:
  1834. * pkt_receiver_timeout = Base time * 1000.
  1835. * Refer to MHL spec. 13.10.3
  1836. */
  1837. #define HDMIRX_CBUS_r_msc_r_pkt_receiver_timeout_reg 0x62C00840
  1838. /*
  1839. *@Address: 0xBE290844[31:0]
  1840. *@Range: 0~4294967295
  1841. *@Default: 3200
  1842. *@Access:
  1843. *@Description: None
  1844. */
  1845. #define CBUS_TRANS_0844_DW_0844 0x68000844
  1846. /*
  1847. *@Address: 0xBE290844[11:0]
  1848. *@Range: 0~4095
  1849. *@Default: 3200
  1850. *@Access: r/w
  1851. *@Description:
  1852. * MSC responder engine:
  1853. * Command receiver timeout = Base time * 3200.
  1854. * Refer to MHL spec. 13.10.3
  1855. */
  1856. #define HDMIRX_CBUS_r_msc_r_cmd_receiver_timeout_reg 0x63000844
  1857. /*
  1858. *@Address: 0xBE290848[31:0]
  1859. *@Range: 0~4294967295
  1860. *@Default: 1000
  1861. *@Access:
  1862. *@Description: None
  1863. */
  1864. #define CBUS_TRANS_0848_DW_0848 0x68000848
  1865. /*
  1866. *@Address: 0xBE290848[10:0]
  1867. *@Range: 0~2047
  1868. *@Default: 1000
  1869. *@Access: r/w
  1870. *@Description:
  1871. * DDC pkt_sender_timeout = Base time * 1000.
  1872. * Refer to MHL spec. 13.10.3
  1873. */
  1874. #define HDMIRX_CBUS_r_ddc_pkt_sender_timeout_reg 0x62C00848
  1875. /*
  1876. *@Address: 0xBE29084C[31:0]
  1877. *@Range: 0~4294967295
  1878. *@Default: 1000
  1879. *@Access:
  1880. *@Description: None
  1881. */
  1882. #define CBUS_TRANS_084C_DW_084C 0x6800084C
  1883. /*
  1884. *@Address: 0xBE29084C[10:0]
  1885. *@Range: 0~2047
  1886. *@Default: 1000
  1887. *@Access: r/w
  1888. *@Description:
  1889. * DDC pkt_receiver_timeout = Base time * 1000.
  1890. * Refer to MHL spec. 13.10.3
  1891. */
  1892. #define HDMIRX_CBUS_r_ddc_pkt_receiver_timeout_reg 0x62C0084C
  1893. /*
  1894. *@Address: 0xBE290850[31:0]
  1895. *@Range: 0~4294967295
  1896. *@Default: 10000
  1897. *@Access:
  1898. *@Description: None
  1899. */
  1900. #define CBUS_TRANS_0850_DW_0850 0x68000850
  1901. /*
  1902. *@Address: 0xBE290850[13:0]
  1903. *@Range: 0~16383
  1904. *@Default: 10000
  1905. *@Access: r/w
  1906. *@Description:
  1907. * Wait time for RAPK = Base time * 10000.
  1908. * Refer to MHL spec. 13.10.3
  1909. */
  1910. #define HDMIRX_CBUS_r_rap_wait_timeout_reg 0x63800850
  1911. /*
  1912. *@Address: 0xBE290854[31:0]
  1913. *@Range: 0~4294967295
  1914. *@Default: 10000
  1915. *@Access:
  1916. *@Description: None
  1917. */
  1918. #define CBUS_TRANS_0854_DW_0854 0x68000854
  1919. /*
  1920. *@Address: 0xBE290854[13:0]
  1921. *@Range: 0~16383
  1922. *@Default: 10000
  1923. *@Access: r/w
  1924. *@Description:
  1925. * Wait time for RCPK or RCPE = Base time * 10000.
  1926. * Refer to MHL spec. 13.10.3
  1927. */
  1928. #define HDMIRX_CBUS_r_rcp_wait_timeout_reg 0x63800854
  1929. /*
  1930. *@Address: 0xBE290858[31:0]
  1931. *@Range: 0~4294967295
  1932. *@Default: 10000
  1933. *@Access:
  1934. *@Description: None
  1935. */
  1936. #define CBUS_TRANS_0858_DW_0858 0x68000858
  1937. /*
  1938. *@Address: 0xBE290858[13:0]
  1939. *@Range: 0~16383
  1940. *@Default: 10000
  1941. *@Access: r/w
  1942. *@Description:
  1943. * Wait time for UCPK or UCPE = Base time * 10000.
  1944. * Refer to MHL spec. 13.10.3, 7.8.2 and 7.8.3
  1945. */
  1946. #define HDMIRX_CBUS_r_ucp_wait_timeout_reg 0x63800858
  1947. /*
  1948. *@Address: 0xBE29085C[31:0]
  1949. *@Range: 0~4294967295
  1950. *@Default: 1000
  1951. *@Access:
  1952. *@Description: None
  1953. */
  1954. #define CBUS_TRANS_085C_DW_085C 0x6800085C
  1955. /*
  1956. *@Address: 0xBE29085C[10:0]
  1957. *@Range: 0~2047
  1958. *@Default: 1000
  1959. *@Access: r/w
  1960. *@Description:
  1961. * Delay from CLR_HPD to SET_HPD = Base time * 1000
  1962. * Refer to MHL spec. 13.10.3
  1963. */
  1964. #define HDMIRX_CBUS_r_hpd_width_timeout_reg 0x62C0085C
  1965. /*
  1966. *@Address: 0xBE290AA0[31:0]
  1967. *@Range: 0~4294967295
  1968. *@Default: 0x0
  1969. *@Access:
  1970. *@Description: None
  1971. */
  1972. #define CBUS_TRANS_0AA0_DW_0AA0 0x68000AA0
  1973. /*
  1974. *@Address: 0xBE290AA0[11:0]
  1975. *@Range: 0~4095
  1976. *@Default: 0
  1977. *@Access: r/w
  1978. *@Description: None
  1979. */
  1980. #define HDMIRX_CBUS_r_debug_sel 0x63000AA0
  1981. /*
  1982. *@Address: 0xBE290AA8[31:0]
  1983. *@Range: 0~4294967295
  1984. *@Default: 1
  1985. *@Access:
  1986. *@Description: None
  1987. */
  1988. #define CBUS_TRANS_0AA8_DW_0AA8 0x68000AA8
  1989. /*
  1990. *@Address: 0xBE290AA8[0]
  1991. *@Range: 0~1
  1992. *@Default: 1
  1993. *@Access: r/w
  1994. *@Description:
  1995. * 1:Cbus translation layer reset
  1996. */
  1997. #define HDMIRX_CBUS_r_reset_reg 0x60400AA8
  1998. /*
  1999. *@Address: 0xBE290AB0[31:0]
  2000. *@Range: 0~4294967295
  2001. *@Default: 1000
  2002. *@Access:
  2003. *@Description: None
  2004. */
  2005. #define CBUS_TRANS_0AB0_DW_0AB0 0x68000AB0
  2006. /*
  2007. *@Address: 0xBE290AB0[15:0]
  2008. *@Range: 0~65535
  2009. *@Default: 1000
  2010. *@Access: r/w
  2011. *@Description:
  2012. * Delay from timeout of MSC command or package. Stop sending msc command and wait time for MSC channel that is free.
  2013. */
  2014. #define HDMIRX_CBUS_r_block_msc_scmd_reg 0x64000AB0
  2015. /*
  2016. *@Address: 0xBE290AB4[31:0]
  2017. *@Range: 0~4294967295
  2018. *@Default: 20000
  2019. *@Access:
  2020. *@Description: None
  2021. */
  2022. #define CBUS_TRANS_0AB4_DW_0AB4 0x68000AB4
  2023. /*
  2024. *@Address: 0xBE290AB4[15:0]
  2025. *@Range: 0~65535
  2026. *@Default: 20000
  2027. *@Access: r/w
  2028. *@Description:
  2029. * Delay from ABORT to next command = Base time * 20000
  2030. * Refer to MHL spec. 13.10.3
  2031. */
  2032. #define HDMIRX_CBUS_r_abort_next_reg 0x64000AB4
  2033. /*
  2034. *@Address: 0xBE290AB8[31:0]
  2035. *@Range: 0~4294967295
  2036. *@Default: 0x0
  2037. *@Access:
  2038. *@Description: None
  2039. */
  2040. #define CBUS_TRANS_0AB8_DW_0AB8 0x68000AB8
  2041. /*
  2042. *@Address: 0xBE290AB8[0]
  2043. *@Range: 0~1
  2044. *@Default: 0
  2045. *@Access: r/w
  2046. *@Description:
  2047. * 1: retry rap command when nack-event occurs.
  2048. */
  2049. #define HDMIRX_CBUS_r_rap_auto_nack_retry 0x60400AB8
  2050. /*
  2051. *@Address: 0xBE290AB8[8]
  2052. *@Range: 0~1
  2053. *@Default: 0
  2054. *@Access: r/w
  2055. *@Description:
  2056. * 1: retry rcp command when nack-event occurs.
  2057. */
  2058. #define HDMIRX_CBUS_r_rcp_auto_nack_retry 0x60400AB9
  2059. /*
  2060. *@Address: 0xBE290AB8[16]
  2061. *@Range: 0~1
  2062. *@Default: 0
  2063. *@Access: r/w
  2064. *@Description:
  2065. * 1: retry ucp command when nack-event occurs.
  2066. */
  2067. #define HDMIRX_CBUS_r_ucp_auto_nack_retry 0x60400ABA
  2068. /*
  2069. *@Address: 0xBE290AB8[24]
  2070. *@Range: 0~1
  2071. *@Default: 0
  2072. *@Access: r/w
  2073. *@Description:
  2074. * 0ABB[0]=0 :
  2075. * MSC error of source command
  2076. * 0ABB[0]=1 :
  2077. * MSC error of sink command
  2078. * Refer to 0821[7:0]
  2079. */
  2080. #define HDMIRX_CBUS_r_cmd_msc_errorcode_update_en 0x60400ABB
  2081. /*
  2082. *@Address: 0xBE290ABC[31:0]
  2083. *@Range: 0~4294967295
  2084. *@Default: 0x0
  2085. *@Access:
  2086. *@Description: None
  2087. */
  2088. #define CBUS_TRANS_0ABC_DW_0ABC 0x68000ABC
  2089. /*
  2090. *@Address: 0xBE290ABC[20:0]
  2091. *@Range: 0~2097151
  2092. *@Default: 0
  2093. *@Access: r/w
  2094. *@Description:
  2095. * 1: unsupported MSC receiver command.
  2096. * [0]:WRITE_CMD
  2097. * [1]:READ_DEVCAP
  2098. * [2]:GET_STATE
  2099. * [3]: GET_VENDOR_ID
  2100. * [4]: SET_HPD (useless)
  2101. * [5]: CLR_HPD (useless)
  2102. * [6]: MSC_MSG
  2103. * [7]: WRITE_BURST
  2104. * [8]: GET_SRC1_ERRORCODE
  2105. * [9]: GET_DDC_ERRORCODE
  2106. * [10]: GET_MSC_ERRORCODE
  2107. * [11]: GET_SRC3_ERRORCODE
  2108. * [12]: MSGE
  2109. * [13]: RAP
  2110. * [14]: RAPK
  2111. * [15]: RCPE
  2112. * [16]: RCP
  2113. * [17]: RCPK
  2114. * [18]: UCP
  2115. * [19]: UCPK
  2116. * [20]: UCPE
  2117. */
  2118. #define HDMIRX_CBUS_r_msc_receive_cmd_disable 0x65400ABC
  2119. /*
  2120. *@Address: 0xBE290AC0[31:0]
  2121. *@Range: 0~4294967295
  2122. *@Default: 10000
  2123. *@Access:
  2124. *@Description: None
  2125. */
  2126. #define CBUS_TRANS_0AC0_DW_0AC0 0x68000AC0
  2127. /*
  2128. *@Address: 0xBE290AC0[15:0]
  2129. *@Range: 0~65535
  2130. *@Default: 10000
  2131. *@Access:
  2132. *@Description:
  2133. * Delay from NACK to MSC_MSG to sending next MSC_MSG command = Base time * 10000
  2134. * Refer to MHL spec. 13.10.3
  2135. */
  2136. #define HDMIRX_CBUS_R_msc_nack_retry_next_reg 0x64000AC0
  2137. /*
  2138. *@Address: 0xBE290EE0[31:0]
  2139. *@Range: 0~4294967295
  2140. *@Default:
  2141. *@Access:
  2142. *@Description: None
  2143. */
  2144. #define CBUS_TRANS_0EE0_DW_0EE0 0x68000EE0
  2145. /*
  2146. *@Address: 0xBE290EE0[31:0]
  2147. *@Range: 0~4294967295
  2148. *@Default: 0
  2149. *@Access: r
  2150. *@Description:
  2151. * Interrupt status
  2152. * [31]:device_status3_intr, check 0033
  2153. * [30]:device_status2_intr,check 0032
  2154. * [29]:OTHR_cmd_intr, Check 0702[0]
  2155. * [28]:msge_act_intr,
  2156. * [27]:EDID_rd_intr, Check 0600
  2157. * [26]:ucp_act_intr, Check 0F1A
  2158. * [25]:ucp_cmd_intr, Check 0501
  2159. * [24]:rcp_act_intr, Check 0F18
  2160. * [23]:rcp_cmd_intr, Check 0401
  2161. * [22]:rap_act_intr, Check 0308
  2162. * [21]:rap_act_ack_intr, Check 0305
  2163. * [20]:rap_cmd_intr, Check 0301
  2164. * [19]:get_src3_err_intr, Check 0211
  2165. * [18]:get_src1_err_intr, Check 0201
  2166. * [17]:get_msc_err_intr, Check 01F1
  2167. * [16]:get_ddc_err_intr, Check 01E1
  2168. * [15]:get_ven_id_intr, Check 01D1
  2169. * [14]:get_state_intr, Check 01C1
  2170. * [13]:clr_hpd_intr, Check 01B1
  2171. * [12]:set_hpd_intr, Check 01A1
  2172. * [11]:reserved,
  2173. * [10]:wrt_burst_intr, Check 0141
  2174. * [9]:link_mode_intr, Check 0031
  2175. * [8]:connected_rdy_intr, Check 0030
  2176. * [7]:wrt_stat_intr, Check 0111[3:0]
  2177. * [6]:edid_chg_intr,
  2178. * [5]:req_3d_intr, Check 0020
  2179. * [4]:grt_wrt_intr, Check 0020
  2180. * [3]:req_wrt_intr, Check 0020
  2181. * [2]:dscr_chg_intr, Check 0020
  2182. * [1]:dcap_chg_intr, Check 0020
  2183. * [0]:red_devc_intr, Check 0103[3:0]
  2184. */
  2185. #define HDMIRX_CBUS_r_intr_status1 0x68000EE0
  2186. /*
  2187. *@Address: 0xBE290EE8[31:0]
  2188. *@Range: 0~4294967295
  2189. *@Default: 0x0
  2190. *@Access:
  2191. *@Description: None
  2192. */
  2193. #define CBUS_TRANS_0EE8_DW_0EE8 0x68000EE8
  2194. /*
  2195. *@Address: 0xBE290EE8[31:0]
  2196. *@Range: 0~4294967295
  2197. *@Default: 0
  2198. *@Access: r
  2199. *@Description:
  2200. * Interrupt status
  2201. * [31:16]:reserved,
  2202. * [15]:device_int37_intr,
  2203. * [14]:device_int36_intr,
  2204. * [13]:device_int35_intr,
  2205. * [12]:device_int34_intr,
  2206. * [11]:device_int33_intr,
  2207. * [10]:device_int32_intr,
  2208. * [9]:device_int31_intr,
  2209. * [8]:device_int30_intr,
  2210. * [7]:device_int27_intr,
  2211. * [6]:device_int26_intr,
  2212. * [5]:device_int25_intr,
  2213. * [4]:device_int24_intr,
  2214. * [3]:device_int23_intr,
  2215. * [2]:device_int22_intr,
  2216. * [1]:device_int21_intr,
  2217. * [0]:device_int20_intr,
  2218. */
  2219. #define HDMIRX_CBUS_r_intr_status2 0x68000EE8
  2220. /*
  2221. *@Address: 0xBE290F00[31:0]
  2222. *@Range: 0~4294967295
  2223. *@Default: 0x0
  2224. *@Access:
  2225. *@Description: None
  2226. */
  2227. #define CBUS_TRANS_0F00_DW_0F00 0x68000F00
  2228. /*
  2229. *@Address: 0xBE290F00[0]
  2230. *@Range: 0~1
  2231. *@Default: 0
  2232. *@Access: r/w
  2233. *@Description:
  2234. * READ_DEVCAP command:
  2235. * clear interrupt . Check 0103[3:0]
  2236. */
  2237. #define HDMIRX_CBUS_r_red_devc_intr 0x60400F00
  2238. /*
  2239. *@Address: 0xBE290F00[8]
  2240. *@Range: 0~1
  2241. *@Default: 0
  2242. *@Access: r/w
  2243. *@Description:
  2244. * DCAP_CHG(Device Capability Register value changed) : clear interrupt
  2245. */
  2246. #define HDMIRX_CBUS_r_dcap_chg_intr 0x60400F01
  2247. /*
  2248. *@Address: 0xBE290F00[16]
  2249. *@Range: 0~1
  2250. *@Default: 0
  2251. *@Access: r/w
  2252. *@Description:
  2253. * DSCR_CHG(Device Scratchpad Register value changed) : clear interrupt
  2254. */
  2255. #define HDMIRX_CBUS_r_dscr_chg_intr 0x60400F02
  2256. /*
  2257. *@Address: 0xBE290F00[24]
  2258. *@Range: 0~1
  2259. *@Default: 0
  2260. *@Access: r/w
  2261. *@Description:
  2262. * REQ_WRT(Request-to-Write) : clear interrupt
  2263. */
  2264. #define HDMIRX_CBUS_r_req_wrt_intr 0x60400F03
  2265. /*
  2266. *@Address: 0xBE290F04[31:0]
  2267. *@Range: 0~4294967295
  2268. *@Default: 0x0
  2269. *@Access:
  2270. *@Description: None
  2271. */
  2272. #define CBUS_TRANS_0F04_DW_0F04 0x68000F04
  2273. /*
  2274. *@Address: 0xBE290F04[0]
  2275. *@Range: 0~1
  2276. *@Default: 0
  2277. *@Access: r/w
  2278. *@Description:
  2279. * GRT_WRT(Grant-to-Write) : clear interrupt
  2280. */
  2281. #define HDMIRX_CBUS_r_grt_wrt_intr 0x60400F04
  2282. /*
  2283. *@Address: 0xBE290F04[8]
  2284. *@Range: 0~1
  2285. *@Default: 0
  2286. *@Access: r/w
  2287. *@Description:
  2288. * 3D_REG(Request for 3D information): clear interrupt
  2289. */
  2290. #define HDMIRX_CBUS_r_req_3d_intr 0x60400F05
  2291. /*
  2292. *@Address: 0xBE290F04[16]
  2293. *@Range: 0~1
  2294. *@Default: 0
  2295. *@Access: r/w
  2296. *@Description:
  2297. * It indicates that opposite device¡¦s EDID content changes : clear interrupt (useless on sink device.)
  2298. */
  2299. #define HDMIRX_CBUS_r_edid_chg_intr 0x60400F06
  2300. /*
  2301. *@Address: 0xBE290F04[24]
  2302. *@Range: 0~1
  2303. *@Default: 0
  2304. *@Access: r/w
  2305. *@Description:
  2306. * WRITE_STATE command: clear interrupt. Check 0111[3:0]
  2307. */
  2308. #define HDMIRX_CBUS_r_wrt_stat_intr 0x60400F07
  2309. /*
  2310. *@Address: 0xBE290F08[31:0]
  2311. *@Range: 0~4294967295
  2312. *@Default: 0x0
  2313. *@Access:
  2314. *@Description: None
  2315. */
  2316. #define CBUS_TRANS_0F08_DW_0F08 0x68000F08
  2317. /*
  2318. *@Address: 0xBE290F08[0]
  2319. *@Range: 0~1
  2320. *@Default: 0
  2321. *@Access: r/w
  2322. *@Description:
  2323. * DCAP_RDY: clear interrupt. Check 0030[0]
  2324. */
  2325. #define HDMIRX_CBUS_r_connected_rdy_intr 0x60400F08
  2326. /*
  2327. *@Address: 0xBE290F08[8]
  2328. *@Range: 0~1
  2329. *@Default: 0
  2330. *@Access: r/w
  2331. *@Description:
  2332. * LINK_MODE : clear interrupt.
  2333. * Check 0031
  2334. */
  2335. #define HDMIRX_CBUS_r_link_mode_intr 0x60400F09
  2336. /*
  2337. *@Address: 0xBE290F08[16]
  2338. *@Range: 0~1
  2339. *@Default: 0
  2340. *@Access: r/w
  2341. *@Description:
  2342. * WRITE_ BURST command: clear interrupt. Check 0141.
  2343. */
  2344. #define HDMIRX_CBUS_r_wrt_burst_intr 0x60400F0A
  2345. /*
  2346. *@Address: 0xBE290F0C[31:0]
  2347. *@Range: 0~4294967295
  2348. *@Default: 0x0
  2349. *@Access:
  2350. *@Description: None
  2351. */
  2352. #define CBUS_TRANS_0F0C_DW_0F0C 0x68000F0C
  2353. /*
  2354. *@Address: 0xBE290F0C[0]
  2355. *@Range: 0~1
  2356. *@Default: 0
  2357. *@Access: r/w
  2358. *@Description:
  2359. * SET_HPD command: clear interrupt. Check 01A1.
  2360. */
  2361. #define HDMIRX_CBUS_r_set_hpd_intr 0x60400F0C
  2362. /*
  2363. *@Address: 0xBE290F0C[8]
  2364. *@Range: 0~1
  2365. *@Default: 0
  2366. *@Access: r/w
  2367. *@Description:
  2368. * CLR_HPD command: clear interrupt. Check 01B1.
  2369. */
  2370. #define HDMIRX_CBUS_r_clr_hpd_intr 0x60400F0D
  2371. /*
  2372. *@Address: 0xBE290F0C[16]
  2373. *@Range: 0~1
  2374. *@Default: 0
  2375. *@Access: r/w
  2376. *@Description:
  2377. * GET_STATE command:
  2378. * clear interrupt. Check 01C1.
  2379. */
  2380. #define HDMIRX_CBUS_r_get_state_intr 0x60400F0E
  2381. /*
  2382. *@Address: 0xBE290F0C[24]
  2383. *@Range: 0~1
  2384. *@Default: 0
  2385. *@Access: r/w
  2386. *@Description:
  2387. * GET_VENDOR_ID command:
  2388. * clear interrupt. Check 01D1.
  2389. */
  2390. #define HDMIRX_CBUS_r_get_ven_id_intr 0x60400F0F
  2391. /*
  2392. *@Address: 0xBE290F10[31:0]
  2393. *@Range: 0~4294967295
  2394. *@Default: 0x0
  2395. *@Access:
  2396. *@Description: None
  2397. */
  2398. #define CBUS_TRANS_0F10_DW_0F10 0x68000F10
  2399. /*
  2400. *@Address: 0xBE290F10[0]
  2401. *@Range: 0~1
  2402. *@Default: 0
  2403. *@Access: r/w
  2404. *@Description:
  2405. * GET_DDC_ERRORCODE command:
  2406. * clear interrupt. Check 01E1.
  2407. */
  2408. #define HDMIRX_CBUS_r_get_ddc_err_intr 0x60400F10
  2409. /*
  2410. *@Address: 0xBE290F10[8]
  2411. *@Range: 0~1
  2412. *@Default: 0
  2413. *@Access: r/w
  2414. *@Description:
  2415. * GET_ MSC _ERRORCODE command:
  2416. * clear interrupt. Check 01F1.
  2417. */
  2418. #define HDMIRX_CBUS_r_get_msc_err_intr 0x60400F11
  2419. /*
  2420. *@Address: 0xBE290F10[16]
  2421. *@Range: 0~1
  2422. *@Default: 0
  2423. *@Access: r/w
  2424. *@Description:
  2425. * GET_ SRC1_ERRORCODE command:
  2426. * clear interrupt. Check 0201.
  2427. */
  2428. #define HDMIRX_CBUS_r_get_src1_err_intr 0x60400F12
  2429. /*
  2430. *@Address: 0xBE290F10[24]
  2431. *@Range: 0~1
  2432. *@Default: 0
  2433. *@Access: r/w
  2434. *@Description:
  2435. * GET_ SRC3_ERRORCODE command:
  2436. * clear interrupt. Check 0211.
  2437. */
  2438. #define HDMIRX_CBUS_r_get_src3_err_intr 0x60400F13
  2439. /*
  2440. *@Address: 0xBE290F14[31:0]
  2441. *@Range: 0~4294967295
  2442. *@Default: 0x0
  2443. *@Access:
  2444. *@Description: None
  2445. */
  2446. #define CBUS_TRANS_0F14_DW_0F14 0x68000F14
  2447. /*
  2448. *@Address: 0xBE290F14[0]
  2449. *@Range: 0~1
  2450. *@Default:
  2451. *@Access:
  2452. *@Description:
  2453. * RAP command:
  2454. * clear interrupt. Check 0301 & 0303
  2455. */
  2456. #define HDMIRX_CBUS_r_rap_cmd_intr 0x60400F14
  2457. /*
  2458. *@Address: 0xBE290F14[8]
  2459. *@Range: 0~1
  2460. *@Default: 0
  2461. *@Access: r/w
  2462. *@Description:
  2463. * RAPK command:
  2464. * clear interrupt. Check 0305.
  2465. */
  2466. #define HDMIRX_CBUS_r_rap_act_ack_intr 0x60400F15
  2467. /*
  2468. *@Address: 0xBE290F14[16]
  2469. *@Range: 0~1
  2470. *@Default: 0
  2471. *@Access: r/w
  2472. *@Description:
  2473. * RAP code of source. Clear Interrupt of RAP code of source. Check 0308
  2474. */
  2475. #define HDMIRX_CBUS_r_rap_act_intr 0x60400F16
  2476. /*
  2477. *@Address: 0xBE290F14[24]
  2478. *@Range: 0~1
  2479. *@Default: 0
  2480. *@Access: r/w
  2481. *@Description:
  2482. * RCP command:
  2483. * clear interrupt. Check 0401,0403,0404.
  2484. */
  2485. #define HDMIRX_CBUS_r_rcp_cmd_intr 0x60400F17
  2486. /*
  2487. *@Address: 0xBE290F18[31:0]
  2488. *@Range: 0~4294967295
  2489. *@Default: 0x0
  2490. *@Access:
  2491. *@Description: None
  2492. */
  2493. #define CBUS_TRANS_0F18_DW_0F18 0x68000F18
  2494. /*
  2495. *@Address: 0xBE290F18[0]
  2496. *@Range: 0~1
  2497. *@Default: 0
  2498. *@Access: r/w
  2499. *@Description:
  2500. * It indicates that there are RCP data in fifo.
  2501. */
  2502. #define HDMIRX_CBUS_r_rcp_act_intr 0x60400F18
  2503. /*
  2504. *@Address: 0xBE290F18[8]
  2505. *@Range: 0~1
  2506. *@Default: 0
  2507. *@Access: r/w
  2508. *@Description:
  2509. * UCP command:
  2510. * clear interrupt. Check 0501,0503,0504.
  2511. */
  2512. #define HDMIRX_CBUS_r_ucp_cmd_intr 0x60400F19
  2513. /*
  2514. *@Address: 0xBE290F18[16]
  2515. *@Range: 0~1
  2516. *@Default: 0
  2517. *@Access: r/w
  2518. *@Description:
  2519. * Clear interrupt. It indicates that there are UCP data in fifo.
  2520. */
  2521. #define HDMIRX_CBUS_r_ucp_act_intr 0x60400F1A
  2522. /*
  2523. *@Address: 0xBE290F18[24]
  2524. *@Range: 0~1
  2525. *@Default: 0
  2526. *@Access: r/w
  2527. *@Description:
  2528. * Clear Interrupt of EDID read.
  2529. */
  2530. #define HDMIRX_CBUS_r_EDID_rd_intr 0x60400F1B
  2531. /*
  2532. *@Address: 0xBE290F1C[31:0]
  2533. *@Range: 0~4294967295
  2534. *@Default: 0x0
  2535. *@Access:
  2536. *@Description: None
  2537. */
  2538. #define CBUS_TRANS_0F1C_DW_0F1C 0x68000F1C
  2539. /*
  2540. *@Address: 0xBE290F1C[0]
  2541. *@Range: 0~1
  2542. *@Default: 0
  2543. *@Access: r/w
  2544. *@Description:
  2545. * clear interrupt for read or write. Check 0702[0].
  2546. */
  2547. #define HDMIRX_CBUS_r_OTHR_cmd_intr 0x60400F1C
  2548. /*
  2549. *@Address: 0xBE290F1C[8]
  2550. *@Range: 0~1
  2551. *@Default: 0
  2552. *@Access: r/w
  2553. *@Description:
  2554. * Clear interrupt of MSC_MSG error sub-command from source. It indicates the error sub-command from sink occurs .
  2555. */
  2556. #define HDMIRX_CBUS_r_msge_act_intr 0x60400F1D
  2557. /*
  2558. *@Address: 0xBE290F1C[16]
  2559. *@Range: 0~1
  2560. *@Default: 0
  2561. *@Access: r/w
  2562. *@Description:
  2563. * Device status registers 0032: clear interrupt
  2564. */
  2565. #define HDMIRX_CBUS_r_device_status2_intr 0x60400F1E
  2566. /*
  2567. *@Address: 0xBE290F1C[24]
  2568. *@Range: 0~1
  2569. *@Default: 0
  2570. *@Access: r/w
  2571. *@Description:
  2572. * Device status registers 0033: clear
  2573. * interrupt
  2574. */
  2575. #define HDMIRX_CBUS_r_device_status3_intr 0x60400F1F
  2576. /*
  2577. *@Address: 0xBE290F20[31:0]
  2578. *@Range: 0~4294967295
  2579. *@Default: 0x0
  2580. *@Access:
  2581. *@Description: None
  2582. */
  2583. #define CBUS_TRANS_0F20_DW_0F20 0x68000F20
  2584. /*
  2585. *@Address: 0xBE290F20[0]
  2586. *@Range: 0~1
  2587. *@Default: 0
  2588. *@Access: r/w
  2589. *@Description:
  2590. * Device interrupt Register 0x22: clear interrupt
  2591. */
  2592. #define HDMIRX_CBUS_r_device_int20_intr 0x60400F20
  2593. /*
  2594. *@Address: 0xBE290F20[8]
  2595. *@Range: 0~1
  2596. *@Default: 0
  2597. *@Access: r/w
  2598. *@Description: None
  2599. */
  2600. #define HDMIRX_CBUS_r_device_int21_intr 0x60400F21
  2601. /*
  2602. *@Address: 0xBE290F20[16]
  2603. *@Range: 0~1
  2604. *@Default: 0
  2605. *@Access: r/w
  2606. *@Description: None
  2607. */
  2608. #define HDMIRX_CBUS_r_device_int22_intr 0x60400F22
  2609. /*
  2610. *@Address: 0xBE290F20[24]
  2611. *@Range: 0~1
  2612. *@Default: 0
  2613. *@Access: r/w
  2614. *@Description: None
  2615. */
  2616. #define HDMIRX_CBUS_r_device_int23_intr 0x60400F23
  2617. /*
  2618. *@Address: 0xBE290F24[31:0]
  2619. *@Range: 0~4294967295
  2620. *@Default: 0x0
  2621. *@Access:
  2622. *@Description: None
  2623. */
  2624. #define CBUS_TRANS_0F24_DW_0F24 0x68000F24
  2625. /*
  2626. *@Address: 0xBE290F24[0]
  2627. *@Range: 0~1
  2628. *@Default: 0
  2629. *@Access: r/w
  2630. *@Description: None
  2631. */
  2632. #define HDMIRX_CBUS_r_device_int24_intr 0x60400F24
  2633. /*
  2634. *@Address: 0xBE290F24[8]
  2635. *@Range: 0~1
  2636. *@Default: 0
  2637. *@Access: r/w
  2638. *@Description: None
  2639. */
  2640. #define HDMIRX_CBUS_r_device_int25_intr 0x60400F25
  2641. /*
  2642. *@Address: 0xBE290F24[16]
  2643. *@Range: 0~1
  2644. *@Default: 0
  2645. *@Access: r/w
  2646. *@Description: None
  2647. */
  2648. #define HDMIRX_CBUS_r_device_int26_intr 0x60400F26
  2649. /*
  2650. *@Address: 0xBE290F24[24]
  2651. *@Range: 0~1
  2652. *@Default: 0
  2653. *@Access: r/w
  2654. *@Description: None
  2655. */
  2656. #define HDMIRX_CBUS_r_device_int27_intr 0x60400F27
  2657. /*
  2658. *@Address: 0xBE290F28[31:0]
  2659. *@Range: 0~4294967295
  2660. *@Default: 0x0
  2661. *@Access:
  2662. *@Description: None
  2663. */
  2664. #define CBUS_TRANS_0F28_DW_0F28 0x68000F28
  2665. /*
  2666. *@Address: 0xBE290F28[0]
  2667. *@Range: 0~1
  2668. *@Default: 0
  2669. *@Access: r/w
  2670. *@Description:
  2671. * Device interrupt Register 0x23: clear interrupt
  2672. */
  2673. #define HDMIRX_CBUS_r_device_int30_intr 0x60400F28
  2674. /*
  2675. *@Address: 0xBE290F28[8]
  2676. *@Range: 0~1
  2677. *@Default: 0
  2678. *@Access: r/w
  2679. *@Description: None
  2680. */
  2681. #define HDMIRX_CBUS_r_device_int31_intr 0x60400F29
  2682. /*
  2683. *@Address: 0xBE290F28[16]
  2684. *@Range: 0~1
  2685. *@Default: 0
  2686. *@Access: r/w
  2687. *@Description: None
  2688. */
  2689. #define HDMIRX_CBUS_r_device_int32_intr 0x60400F2A
  2690. /*
  2691. *@Address: 0xBE290F28[24]
  2692. *@Range: 0~1
  2693. *@Default: 0
  2694. *@Access: r/w
  2695. *@Description: None
  2696. */
  2697. #define HDMIRX_CBUS_r_device_int33_intr 0x60400F2B
  2698. /*
  2699. *@Address: 0xBE290F2C[31:0]
  2700. *@Range: 0~4294967295
  2701. *@Default: 0x0
  2702. *@Access:
  2703. *@Description: None
  2704. */
  2705. #define CBUS_TRANS_0F2C_DW_0F2C 0x68000F2C
  2706. /*
  2707. *@Address: 0xBE290F2C[0]
  2708. *@Range: 0~1
  2709. *@Default: 0
  2710. *@Access: r/w
  2711. *@Description: None
  2712. */
  2713. #define HDMIRX_CBUS_r_device_int34_intr 0x60400F2C
  2714. /*
  2715. *@Address: 0xBE290F2C[8]
  2716. *@Range: 0~1
  2717. *@Default: 0
  2718. *@Access: r/w
  2719. *@Description: None
  2720. */
  2721. #define HDMIRX_CBUS_r_device_int35_intr 0x60400F2D
  2722. /*
  2723. *@Address: 0xBE290F2C[16]
  2724. *@Range: 0~1
  2725. *@Default: 0
  2726. *@Access: r/w
  2727. *@Description: None
  2728. */
  2729. #define HDMIRX_CBUS_r_device_int36_intr 0x60400F2E
  2730. /*
  2731. *@Address: 0xBE290F2C[24]
  2732. *@Range: 0~1
  2733. *@Default: 0
  2734. *@Access: r/w
  2735. *@Description: None
  2736. */
  2737. #define HDMIRX_CBUS_r_device_int37_intr 0x60400F2F
  2738. /*
  2739. *@Address: 0xBE290FF0[31:0]
  2740. *@Range: 0~4294967295
  2741. *@Default: 0x0
  2742. *@Access:
  2743. *@Description: None
  2744. */
  2745. #define CBUS_TRANS_0FF0_DW_0FF0 0x68000FF0
  2746. /*
  2747. *@Address: 0xBE290FF0[31:0]
  2748. *@Range: 0~4294967295
  2749. *@Default: 0
  2750. *@Access: r/w
  2751. *@Description:
  2752. * Interrupt enable.
  2753. * Refer to 0EE0
  2754. */
  2755. #define HDMIRX_CBUS_r_intr_en1 0x68000FF0
  2756. /*
  2757. *@Address: 0xBE290FF8[31:0]
  2758. *@Range: 0~4294967295
  2759. *@Default: 0x0
  2760. *@Access:
  2761. *@Description: None
  2762. */
  2763. #define CBUS_TRANS_0FF8_DW_0FF8 0x68000FF8
  2764. /*
  2765. *@Address: 0xBE290FF8[31:0]
  2766. *@Range: 0~4294967295
  2767. *@Default: 0
  2768. *@Access: r/w
  2769. *@Description:
  2770. * Interrupt enable.
  2771. * Refer to 0EE8
  2772. */
  2773. #define HDMIRX_CBUS_r_intr_en2 0x68000FF8
  2774. /*
  2775. *@Address: 0xBE298000[31:0]
  2776. *@Range: 0~4294967295
  2777. *@Default: 0x20
  2778. *@Access:
  2779. *@Description: None
  2780. */
  2781. #define CBUS_LINK_8000_DW_8000 0x68008000
  2782. /*
  2783. *@Address: 0xBE298000[0]
  2784. *@Range: 0~1
  2785. *@Default: 0
  2786. *@Access: r/w
  2787. *@Description:
  2788. * 1:Cbus link layer reset
  2789. */
  2790. #define HDMIRX_CBUS_cfg_cbus_reset 0x60408000
  2791. /*
  2792. *@Address: 0xBE298000[1]
  2793. *@Range: 0~1
  2794. *@Default: 0
  2795. *@Access: r/w
  2796. *@Description:
  2797. * 1:debounce reset
  2798. */
  2799. #define HDMIRX_CBUS_cfg_debounce_reset 0x60418000
  2800. /*
  2801. *@Address: 0xBE298000[2]
  2802. *@Range: 0~1
  2803. *@Default: 0
  2804. *@Access: r/w
  2805. *@Description:
  2806. * 1:buffers reset
  2807. */
  2808. #define HDMIRX_CBUS_cfg_buf_reset 0x60428000
  2809. /*
  2810. *@Address: 0xBE298000[8]
  2811. *@Range: 0~1
  2812. *@Default: 0
  2813. *@Access: r/w
  2814. *@Description:
  2815. * 0:sink type;1:source (for simulation)
  2816. */
  2817. #define HDMIRX_CBUS_cfg_cbus_typ 0x60408001
  2818. /*
  2819. *@Address: 0xBE298000[9]
  2820. *@Range: 0~1
  2821. *@Default: 1
  2822. *@Access: r/w
  2823. *@Description:
  2824. * 1:bypass buffer (bypass sw mode)
  2825. */
  2826. #define HDMIRX_CBUS_cfg_bypass_cmd_data_buf 0x60418001
  2827. /*
  2828. *@Address: 0xBE298000[10]
  2829. *@Range: 0~1
  2830. *@Default: 0
  2831. *@Access: r/w
  2832. *@Description:
  2833. * 1:start CBUS float (sink1->sink5)
  2834. */
  2835. #define HDMIRX_CBUS_cfg_cbus_reinit 0x60428001
  2836. /*
  2837. *@Address: 0xBE298000[11]
  2838. *@Range: 0~1
  2839. *@Default: 0
  2840. *@Access: r/w
  2841. *@Description:
  2842. * When sink detects invalid discovery pulses,
  2843. * 0:re-detect the discovery with a new wake up pulse sequence.
  2844. * 1:re-detect without a new wake up pulse sequence
  2845. */
  2846. #define HDMIRX_CBUS_cfg_discv_opt 0x60438001
  2847. /*
  2848. *@Address: 0xBE298000[12]
  2849. *@Range: 0~1
  2850. *@Default: 0
  2851. *@Access: r/w
  2852. *@Description:
  2853. * Cbus path enable (sw mode)
  2854. * 1: path enable
  2855. */
  2856. #define HDMIRX_CBUS_cfg_cbus_pathen 0x60448001
  2857. /*
  2858. *@Address: 0xBE298000[18:16]
  2859. *@Range: 0~7
  2860. *@Default: 0
  2861. *@Access: r/w
  2862. *@Description:
  2863. * Debug port selection
  2864. */
  2865. #define HDMIRX_CBUS_cfg_debug_port_sel 0x60C08002
  2866. /*
  2867. *@Address: 0xBE298004[31:0]
  2868. *@Range: 0~4294967295
  2869. *@Default: 440000
  2870. *@Access:
  2871. *@Description: None
  2872. */
  2873. #define CBUS_LINK_8004_DW_8004 0x68008004
  2874. /*
  2875. *@Address: 0xBE298004[21:0]
  2876. *@Range: 0~4194303
  2877. *@Default: 440000
  2878. *@Access: r/w
  2879. *@Description:
  2880. * Tsrc_wake_pulse_width_1 min(18ms/40.69ns)
  2881. */
  2882. #define HDMIRX_CBUS_cfg_wake_pulse_w1_min 0x65808004
  2883. /*
  2884. *@Address: 0xBE298008[31:0]
  2885. *@Range: 0~4294967295
  2886. *@Default: 550000
  2887. *@Access:
  2888. *@Description: None
  2889. */
  2890. #define CBUS_LINK_8008_DW_8008 0x68008008
  2891. /*
  2892. *@Address: 0xBE298008[21:0]
  2893. *@Range: 0~4194303
  2894. *@Default: 550000
  2895. *@Access: r/w
  2896. *@Description:
  2897. * Tsrc_wake_pulse_width_1 max(22ms/40.69ns)
  2898. */
  2899. #define HDMIRX_CBUS_cfg_wake_pulse_w1_max 0x65808008
  2900. /*
  2901. *@Address: 0xBE29800C[31:0]
  2902. *@Range: 0~4294967295
  2903. *@Default: 1320000
  2904. *@Access:
  2905. *@Description: None
  2906. */
  2907. #define CBUS_LINK_800C_DW_800C 0x6800800C
  2908. /*
  2909. *@Address: 0xBE29800C[21:0]
  2910. *@Range: 0~4194303
  2911. *@Default: 1320000
  2912. *@Access: r/w
  2913. *@Description:
  2914. * Tsrc_wake_pulse_width_2 min(54ms/40.69ns)
  2915. */
  2916. #define HDMIRX_CBUS_cfg_wake_pulse_w2_min 0x6580800C
  2917. /*
  2918. *@Address: 0xBE298010[31:0]
  2919. *@Range: 0~4294967295
  2920. *@Default: 1650000
  2921. *@Access:
  2922. *@Description: None
  2923. */
  2924. #define CBUS_LINK_8010_DW_8010 0x68008010
  2925. /*
  2926. *@Address: 0xBE298010[21:0]
  2927. *@Range: 0~4194303
  2928. *@Default: 1650000
  2929. *@Access: r/w
  2930. *@Description:
  2931. * Tsrc_wake_pulse_width_2 max(66ms/40.69ns)
  2932. */
  2933. #define HDMIRX_CBUS_cfg_wake_pulse_w2_max 0x65808010
  2934. /*
  2935. *@Address: 0xBE298014[31:0]
  2936. *@Range: 0~4294967295
  2937. *@Default: 1720
  2938. *@Access:
  2939. *@Description: None
  2940. */
  2941. #define CBUS_LINK_8014_DW_8014 0x68008014
  2942. /*
  2943. *@Address: 0xBE298014[11:0]
  2944. *@Range: 0~4095
  2945. *@Default: 1720
  2946. *@Access: r/w
  2947. *@Description:
  2948. * Tsink_pulse_width min(70us/40.69ns)
  2949. */
  2950. #define HDMIRX_CBUS_cfg_discv_width_min 0x63008014
  2951. /*
  2952. *@Address: 0xBE298018[31:0]
  2953. *@Range: 0~4294967295
  2954. *@Default: 3250
  2955. *@Access:
  2956. *@Description: None
  2957. */
  2958. #define CBUS_LINK_8018_DW_8018 0x68008018
  2959. /*
  2960. *@Address: 0xBE298018[11:0]
  2961. *@Range: 0~4095
  2962. *@Default: 3250
  2963. *@Access: r/w
  2964. *@Description:
  2965. * Tsink_pulse_width max
  2966. * (130us/40.69)
  2967. */
  2968. #define HDMIRX_CBUS_cfg_discv_width_max 0x63008018
  2969. /*
  2970. *@Address: 0xBE29801C[31:0]
  2971. *@Range: 0~4294967295
  2972. *@Default: 1250000
  2973. *@Access:
  2974. *@Description: None
  2975. */
  2976. #define CBUS_LINK_801C_DW_801C 0x6800801C
  2977. /*
  2978. *@Address: 0xBE29801C[21:0]
  2979. *@Range: 0~4194303
  2980. *@Default: 1250000
  2981. *@Access: r/w
  2982. *@Description:
  2983. * Tsink_cbus_float (50ms/40.69ns)
  2984. */
  2985. #define HDMIRX_CBUS_cfg_cbus_float_min 0x6580801C
  2986. /*
  2987. *@Address: 0xBE298020[31:0]
  2988. *@Range: 0~4294967295
  2989. *@Default:
  2990. *@Access:
  2991. *@Description: None
  2992. */
  2993. #define CBUS_LINK_8020_DW_8020 0x68008020
  2994. /*
  2995. *@Address: 0xBE298020[12:0]
  2996. *@Range: 0~8191
  2997. *@Default: 5120
  2998. *@Access: r/w
  2999. *@Description:
  3000. * Tsink_cbus_disconn (210us/40.69)
  3001. */
  3002. #define HDMIRX_CBUS_cfg_cbus_disconn_max 0x63408020
  3003. /*
  3004. *@Address: 0xBE298020[20:16]
  3005. *@Range: 0~31
  3006. *@Default: 5
  3007. *@Access: r/w
  3008. *@Description:
  3009. * Nsink_pulse_count
  3010. */
  3011. #define HDMIRX_CBUS_cfg_discv_cyc 0x61408022
  3012. /*
  3013. *@Address: 0xBE298024[31:0]
  3014. *@Range: 0~4294967295
  3015. *@Default:
  3016. *@Access:
  3017. *@Description: None
  3018. */
  3019. #define CBUS_LINK_8024_DW_8024 0x68008024
  3020. /*
  3021. *@Address: 0xBE298024[5:0]
  3022. *@Range: 0~63
  3023. *@Default: 24
  3024. *@Access: r/w
  3025. *@Description:
  3026. * One bit time (1000ns/40.69ns)
  3027. */
  3028. #define HDMIRX_CBUS_cfg_txclk_div 0x61808024
  3029. /*
  3030. *@Address: 0xBE298024[13:8]
  3031. *@Range: 0~63
  3032. *@Default: 19
  3033. *@Access: r/w
  3034. *@Description:
  3035. * Bit time min (800ns/40.69ns)
  3036. */
  3037. #define HDMIRX_CBUS_cfg_bittime_min 0x61808025
  3038. /*
  3039. *@Address: 0xBE298024[21:16]
  3040. *@Range: 0~63
  3041. *@Default: 30
  3042. *@Access: r/w
  3043. *@Description:
  3044. * Bit time max
  3045. * (1200ns/40.69ns)
  3046. */
  3047. #define HDMIRX_CBUS_cfg_bittime_max 0x61808026
  3048. /*
  3049. *@Address: 0xBE298024[31:24]
  3050. *@Range: 0~255
  3051. *@Default: 90
  3052. *@Access: r/w
  3053. *@Description:
  3054. * Duty cycle of SYNC bit (min)
  3055. * 1.4/2*128
  3056. */
  3057. #define HDMIRX_CBUS_cfg_syncduty_min 0x62008027
  3058. /*
  3059. *@Address: 0xBE298028[31:0]
  3060. *@Range: 0~4294967295
  3061. *@Default:
  3062. *@Access:
  3063. *@Description: None
  3064. */
  3065. #define CBUS_LINK_8028_DW_8028 0x68008028
  3066. /*
  3067. *@Address: 0xBE298028[7:0]
  3068. *@Range: 0~255
  3069. *@Default: 102
  3070. *@Access: r/w
  3071. *@Description:
  3072. * Duty cycle of SYNC bit (max)
  3073. * 1.6/2*128
  3074. */
  3075. #define HDMIRX_CBUS_cfg_syncduty_max 0x62008028
  3076. /*
  3077. *@Address: 0xBE298028[21:16]
  3078. *@Range: 0~63
  3079. *@Default: 11
  3080. *@Access: r/w
  3081. *@Description:
  3082. * Ack bit drive low time: start (500ns/40.69ns)-1
  3083. */
  3084. #define HDMIRX_CBUS_cfg_ack0_start 0x6180802A
  3085. /*
  3086. *@Address: 0xBE298028[29:24]
  3087. *@Range: 0~63
  3088. *@Default: 24
  3089. *@Access: r/w
  3090. *@Description:
  3091. * Ack bit drive low time: end (1000ns/40.69ns)
  3092. */
  3093. #define HDMIRX_CBUS_cfg_ack0_end 0x6180802B
  3094. /*
  3095. *@Address: 0xBE29802C[31:0]
  3096. *@Range: 0~4294967295
  3097. *@Default:
  3098. *@Access:
  3099. *@Description: None
  3100. */
  3101. #define CBUS_LINK_802C_DW_802C 0x6800802C
  3102. /*
  3103. *@Address: 0xBE29802C[5:0]
  3104. *@Range: 0~63
  3105. *@Default: 5
  3106. *@Access: r/w
  3107. *@Description:
  3108. * Tsink_arbitrate { cfg_cbus_arb ,11¡¦h7ff}
  3109. */
  3110. #define HDMIRX_CBUS_cfg_cbus_arb 0x6180802C
  3111. /*
  3112. *@Address: 0xBE29802C[13:8]
  3113. *@Range: 0~63
  3114. *@Default: 63
  3115. *@Access: r/w
  3116. *@Description:
  3117. * Threshold value that Sink receives error bit time data
  3118. */
  3119. #define HDMIRX_CBUS_cfg_cbus_rxerr 0x6180802D
  3120. /*
  3121. *@Address: 0xBE298030[31:0]
  3122. *@Range: 0~4294967295
  3123. *@Default: 1
  3124. *@Access:
  3125. *@Description: None
  3126. */
  3127. #define CBUS_LINK_8030_DW_8030 0x68008030
  3128. /*
  3129. *@Address: 0xBE298030[0]
  3130. *@Range: 0~1
  3131. *@Default: 1
  3132. *@Access: r/w
  3133. *@Description:
  3134. * 1:wake up interrupt enable
  3135. */
  3136. #define HDMIRX_CBUS_cfg_wake_int_en 0x60408030
  3137. /*
  3138. *@Address: 0xBE298030[1]
  3139. *@Range: 0~1
  3140. *@Default: 0
  3141. *@Access: r/w
  3142. *@Description:
  3143. * 1:discovery interrupt enable
  3144. */
  3145. #define HDMIRX_CBUS_cfg_discv_int_en 0x60418030
  3146. /*
  3147. *@Address: 0xBE298030[2]
  3148. *@Range: 0~1
  3149. *@Default: 0
  3150. *@Access: r/w
  3151. *@Description:
  3152. * 1:connected interrupt enable
  3153. */
  3154. #define HDMIRX_CBUS_cfg_connt_int_en 0x60428030
  3155. /*
  3156. *@Address: 0xBE298030[3]
  3157. *@Range: 0~1
  3158. *@Default: 0
  3159. *@Access: r/w
  3160. *@Description:
  3161. * 1: attach interrupt enable
  3162. */
  3163. #define HDMIRX_CBUS_cfg_attach_int_en 0x60438030
  3164. /*
  3165. *@Address: 0xBE298030[4]
  3166. *@Range: 0~1
  3167. *@Default: 0
  3168. *@Access: r/w
  3169. *@Description:
  3170. * 1: detach interrupt enable
  3171. */
  3172. #define HDMIRX_CBUS_cfg_detach_int_en 0x60448030
  3173. /*
  3174. *@Address: 0xBE298030[5]
  3175. *@Range: 0~1
  3176. *@Default: 0
  3177. *@Access: r/w
  3178. *@Description:
  3179. * 1:tx fifo empty interrupt enable
  3180. */
  3181. #define HDMIRX_CBUS_cfg_txff_empty_int_en 0x60458030
  3182. /*
  3183. *@Address: 0xBE298030[6]
  3184. *@Range: 0~1
  3185. *@Default: 0
  3186. *@Access: r/w
  3187. *@Description:
  3188. * 1:tx fifo prefull interrupt enable
  3189. */
  3190. #define HDMIRX_CBUS_cfg_txff_prefull_int_en 0x60468030
  3191. /*
  3192. *@Address: 0xBE298030[7]
  3193. *@Range: 0~1
  3194. *@Default: 0
  3195. *@Access: r/w
  3196. *@Description:
  3197. * 1:rx fifo has data interrupt enable
  3198. */
  3199. #define HDMIRX_CBUS_cfg_rxff_hv_data_int_en 0x60478030
  3200. /*
  3201. *@Address: 0xBE298030[8]
  3202. *@Range: 0~1
  3203. *@Default: 0
  3204. *@Access: r/w
  3205. *@Description:
  3206. * 1: inverse wake up int. polarity
  3207. */
  3208. #define HDMIRX_CBUS_cfg_wake_int_pol 0x60408031
  3209. /*
  3210. *@Address: 0xBE298030[9]
  3211. *@Range: 0~1
  3212. *@Default: 0
  3213. *@Access: r/w
  3214. *@Description:
  3215. * 1: inverse discovery int. polarity
  3216. */
  3217. #define HDMIRX_CBUS_cfg_discv_int__pol 0x60418031
  3218. /*
  3219. *@Address: 0xBE298030[10]
  3220. *@Range: 0~1
  3221. *@Default: 0
  3222. *@Access: r/w
  3223. *@Description:
  3224. * 1: inverse connected int. polarity
  3225. */
  3226. #define HDMIRX_CBUS_cfg_connt_int__pol 0x60428031
  3227. /*
  3228. *@Address: 0xBE298030[11]
  3229. *@Range: 0~1
  3230. *@Default: 0
  3231. *@Access: r/w
  3232. *@Description:
  3233. * 1: inverse attach int. polarity
  3234. */
  3235. #define HDMIRX_CBUS_cfg_attach_int__pol 0x60438031
  3236. /*
  3237. *@Address: 0xBE298030[12]
  3238. *@Range: 0~1
  3239. *@Default: 0
  3240. *@Access: r/w
  3241. *@Description:
  3242. * 1: inverse detach int. polarity
  3243. */
  3244. #define HDMIRX_CBUS_cfg_detach_int__pol 0x60448031
  3245. /*
  3246. *@Address: 0xBE298030[13]
  3247. *@Range: 0~1
  3248. *@Default: 0
  3249. *@Access: r/w
  3250. *@Description:
  3251. * 1: inverse txff empty int. polarity
  3252. */
  3253. #define HDMIRX_CBUS_cfg_txff_empty_int__pol 0x60458031
  3254. /*
  3255. *@Address: 0xBE298030[14]
  3256. *@Range: 0~1
  3257. *@Default: 0
  3258. *@Access: r/w
  3259. *@Description:
  3260. * 1: inverse txff prefull int. polarity
  3261. */
  3262. #define HDMIRX_CBUS_cfg_txff_prefull_int__pol 0x60468031
  3263. /*
  3264. *@Address: 0xBE298030[15]
  3265. *@Range: 0~1
  3266. *@Default: 0
  3267. *@Access: r/w
  3268. *@Description:
  3269. * 1: inverse rxff has data int. polarity
  3270. */
  3271. #define HDMIRX_CBUS_cfg_rxff_hv_data_int__pol 0x60478031
  3272. /*
  3273. *@Address: 0xBE298030[16]
  3274. *@Range: 0~1
  3275. *@Default: 0
  3276. *@Access: r/w
  3277. *@Description:
  3278. * 1:txerr interrupt enable
  3279. */
  3280. #define HDMIRX_CBUS_cfg_cbus_txerr_int_en 0x60408032
  3281. /*
  3282. *@Address: 0xBE298030[17]
  3283. *@Range: 0~1
  3284. *@Default: 0
  3285. *@Access: r/w
  3286. *@Description:
  3287. * 1: inverse txerr int. polarity
  3288. */
  3289. #define HDMIRX_CBUS_cfg_cbus_txerr_int_pol 0x60418032
  3290. /*
  3291. *@Address: 0xBE298030[18]
  3292. *@Range: 0~1
  3293. *@Default: 0
  3294. *@Access: r/w
  3295. *@Description:
  3296. * txerr int. it means that re-try number is greater than Nretry.
  3297. * Write 1 to clear.
  3298. */
  3299. #define HDMIRX_CBUS_txerr_int_p 0x60428032
  3300. /*
  3301. *@Address: 0xBE298034[31:0]
  3302. *@Range: 0~4294967295
  3303. *@Default:
  3304. *@Access:
  3305. *@Description: None
  3306. */
  3307. #define CBUS_LINK_8034_DW_8034 0x68008034
  3308. /*
  3309. *@Address: 0xBE298034[0]
  3310. *@Range: 0~1
  3311. *@Default: 0
  3312. *@Access: r/w
  3313. *@Description:
  3314. * wake up int.
  3315. * Write 1 to clear.
  3316. */
  3317. #define HDMIRX_CBUS_wake_int_p 0x60408034
  3318. /*
  3319. *@Address: 0xBE298034[1]
  3320. *@Range: 0~1
  3321. *@Default: 0
  3322. *@Access: r/w
  3323. *@Description:
  3324. * discovery int.
  3325. * Write 1 to clear.
  3326. */
  3327. #define HDMIRX_CBUS_discv_int__p 0x60418034
  3328. /*
  3329. *@Address: 0xBE298034[2]
  3330. *@Range: 0~1
  3331. *@Default: 0
  3332. *@Access: r/w
  3333. *@Description:
  3334. * connected int.
  3335. * Write 1 to clear.
  3336. */
  3337. #define HDMIRX_CBUS_connt_int__p 0x60428034
  3338. /*
  3339. *@Address: 0xBE298034[3]
  3340. *@Range: 0~1
  3341. *@Default: 0
  3342. *@Access: r/w
  3343. *@Description:
  3344. * attach int.
  3345. * Write 1 to clear.
  3346. */
  3347. #define HDMIRX_CBUS_attach_int__p 0x60438034
  3348. /*
  3349. *@Address: 0xBE298034[4]
  3350. *@Range: 0~1
  3351. *@Default: 0
  3352. *@Access: r/w
  3353. *@Description:
  3354. * detach int.
  3355. * Write 1 to clear.
  3356. */
  3357. #define HDMIRX_CBUS_detach_int__p 0x60448034
  3358. /*
  3359. *@Address: 0xBE298034[5]
  3360. *@Range: 0~1
  3361. *@Default: 0
  3362. *@Access: r/w
  3363. *@Description:
  3364. * txff empty int.
  3365. * Write 1 to clear.
  3366. */
  3367. #define HDMIRX_CBUS_txff_empty_int__p 0x60458034
  3368. /*
  3369. *@Address: 0xBE298034[6]
  3370. *@Range: 0~1
  3371. *@Default: 0
  3372. *@Access: r/w
  3373. *@Description:
  3374. * txff prefull int.
  3375. * Write 1 to clear.
  3376. */
  3377. #define HDMIRX_CBUS_txff_prefull_int__p 0x60468034
  3378. /*
  3379. *@Address: 0xBE298034[7]
  3380. *@Range: 0~1
  3381. *@Default: 0
  3382. *@Access: r/w
  3383. *@Description:
  3384. * rxff has data int.
  3385. * Write 1 to clear.
  3386. */
  3387. #define HDMIRX_CBUS_rxff_hv_data_int__p 0x60478034
  3388. /*
  3389. *@Address: 0xBE298034[10:8]
  3390. *@Range: 0~7
  3391. *@Default: 3
  3392. *@Access: r/w
  3393. *@Description:
  3394. * Tx fifo pre-full threshold
  3395. */
  3396. #define HDMIRX_CBUS_cfg_fifo_prefull_thd 0x60C08035
  3397. /*
  3398. *@Address: 0xBE298038[31:0]
  3399. *@Range: 0~4294967295
  3400. *@Default: 0x0
  3401. *@Access:
  3402. *@Description: None
  3403. */
  3404. #define CBUS_LINK_8038_DW_8038 0x68008038
  3405. /*
  3406. *@Address: 0xBE298038[11:0]
  3407. *@Range: 0~4095
  3408. *@Default: 0
  3409. *@Access: r/w
  3410. *@Description:
  3411. * Cpu sends data/cmds
  3412. */
  3413. #define HDMIRX_CBUS_link_layer_cmd 0x63008038
  3414. /*
  3415. *@Address: 0xBE29803C[31:0]
  3416. *@Range: 0~4294967295
  3417. *@Default: 0x0
  3418. *@Access:
  3419. *@Description: None
  3420. */
  3421. #define CBUS_LINK_803C_DW_803C 0x6800803C
  3422. /*
  3423. *@Address: 0xBE29803C[10:0]
  3424. *@Range: 0~2047
  3425. *@Default: 0
  3426. *@Access: r
  3427. *@Description:
  3428. * Cpu receives data
  3429. */
  3430. #define HDMIRX_CBUS_link_layer_data 0x62C0803C
  3431. /*
  3432. *@Address: 0xBE298040[31:0]
  3433. *@Range: 0~4294967295
  3434. *@Default: 0x0
  3435. *@Access:
  3436. *@Description: None
  3437. */
  3438. #define CBUS_LINK_8040_DW_8040 0x68008040
  3439. /*
  3440. *@Address: 0xBE298040[13:0]
  3441. *@Range: 0~16383
  3442. *@Default: 0
  3443. *@Access: r
  3444. *@Description:
  3445. * Cmds/data which are sand from txff out
  3446. */
  3447. #define HDMIRX_CBUS_link_layer_cmdfromffo 0x63808040
  3448. /*
  3449. *@Address: 0xBE298044[31:0]
  3450. *@Range: 0~4294967295
  3451. *@Default:
  3452. *@Access:
  3453. *@Description: None
  3454. */
  3455. #define CBUS_LINK_8044_DW_8044 0x68008044
  3456. /*
  3457. *@Address: 0xBE298044[7:0]
  3458. *@Range: 0~255
  3459. *@Default: 50
  3460. *@Access: r/w
  3461. *@Description:
  3462. * Indicate cd_sense is high or low if its continuous 1/0 value is greater than this value
  3463. */
  3464. #define HDMIRX_CBUS_cfg_debounce_sample_number 0x62008044
  3465. /*
  3466. *@Address: 0xBE298044[9:8]
  3467. *@Range: 0~3
  3468. *@Default: 1
  3469. *@Access: r/w
  3470. *@Description:
  3471. * Select sampling clk
  3472. * 00:mhlclk*512
  3473. * 01: mhlclk*1024
  3474. * 10:mhlclk*2048
  3475. * 11: mhlclk*4096
  3476. */
  3477. #define HDMIRX_CBUS_cfg_debounce_sel_sample_clk 0x60808045
  3478. /*
  3479. *@Address: 0xBE298044[12]
  3480. *@Range: 0~1
  3481. *@Default: 0
  3482. *@Access: r/w
  3483. *@Description:
  3484. * 1: inverse cd_sense-in polarity
  3485. * We need cd_sense=1 when cable attachs.
  3486. */
  3487. #define HDMIRX_CBUS_cfg_cdsense_in_inverse_polarity 0x60448045
  3488. /*
  3489. *@Address: 0xBE298048[31:0]
  3490. *@Range: 0~4294967295
  3491. *@Default: 0x0
  3492. *@Access:
  3493. *@Description: None
  3494. */
  3495. #define CBUS_LINK_8048_DW_8048 0x68008048
  3496. /*
  3497. *@Address: 0xBE298048[0]
  3498. *@Range: 0~1
  3499. *@Default: 0
  3500. *@Access: r/w
  3501. *@Description:
  3502. * 1:sw controls and decides if the cmds/data send or not when txerr occurs.
  3503. */
  3504. #define HDMIRX_CBUS_cfg_cpu_ctrl_cbus_retry_err 0x60408048
  3505. /*
  3506. *@Address: 0xBE298048[1]
  3507. *@Range: 0~1
  3508. *@Default: 0
  3509. *@Access: r/w
  3510. *@Description:
  3511. * 1:When 8048[0]=1 & 8032[2]=1, clean all values in tx buffer
  3512. */
  3513. #define HDMIRX_CBUS_cfg_rst_tx_buff 0x60418048
  3514. /*
  3515. *@Address: 0xBE298048[2]
  3516. *@Range: 0~1
  3517. *@Default: 0
  3518. *@Access: r/w
  3519. *@Description:
  3520. * 1: When 8048[0]=1 & 8032[2]=1, don¡¦t care the txerr and keep on sending next cmd/data
  3521. */
  3522. #define HDMIRX_CBUS_Cfg_bypass_retry_err 0x60428048
  3523. /*
  3524. *@Address: 0xBE29804C[31:0]
  3525. *@Range: 0~4294967295
  3526. *@Default:
  3527. *@Access:
  3528. *@Description: None
  3529. */
  3530. #define CBUS_LINK_804C_DW_804C 0x6800804C
  3531. /*
  3532. *@Address: 0xBE29804C[4:0]
  3533. *@Range: 0~31
  3534. *@Default: 24
  3535. *@Access: r/w
  3536. *@Description:
  3537. * Nmax
  3538. */
  3539. #define HDMIRX_CBUS_cfg_n_max 0x6140804C
  3540. /*
  3541. *@Address: 0xBE29804C[13:8]
  3542. *@Range: 0~63
  3543. *@Default: 31
  3544. *@Access: r/w
  3545. *@Description:
  3546. * Nretry-1
  3547. */
  3548. #define HDMIRX_CBUS_cfg_n_retry 0x6180804D
  3549. /*
  3550. *@Address: 0xBE29804C[16]
  3551. *@Range: 0~1
  3552. *@Default: 0
  3553. *@Access: r/w
  3554. *@Description:
  3555. * Treq_cont
  3556. */
  3557. #define HDMIRX_CBUS_cfg_req_cont 0x6040804E
  3558. /*
  3559. *@Address: 0xBE29804C[22:20]
  3560. *@Range: 0~7
  3561. *@Default: 2
  3562. *@Access: r/w
  3563. *@Description:
  3564. * Treq_opp+1
  3565. */
  3566. #define HDMIRX_CBUS_cfg_req_opp 0x60C4804E
  3567. /*
  3568. *@Address: 0xBE29804C[26:24]
  3569. *@Range: 0~7
  3570. *@Default: 3
  3571. *@Access: r/w
  3572. *@Description:
  3573. * Tresp_hold-2 for ack
  3574. * (select Tresp_hold=5)
  3575. */
  3576. #define HDMIRX_CBUS_cfg_resp_hold_a 0x60C0804F
  3577. /*
  3578. *@Address: 0xBE29804C[30:28]
  3579. *@Range: 0~7
  3580. *@Default: 2
  3581. *@Access: r/w
  3582. *@Description:
  3583. * Tresp_hold-3 for Nack
  3584. */
  3585. #define HDMIRX_CBUS_cfg_resp_hold_b 0x60C4804F
  3586. /*
  3587. *@Address: 0xBE298050[31:0]
  3588. *@Range: 0~4294967295
  3589. *@Default:
  3590. *@Access:
  3591. *@Description: None
  3592. */
  3593. #define CBUS_LINK_8050_DW_8050 0x68008050
  3594. /*
  3595. *@Address: 0xBE298050[3:0]
  3596. *@Range: 0~15
  3597. *@Default: 7
  3598. *@Access: r/w
  3599. *@Description:
  3600. * Treq_hold-1
  3601. */
  3602. #define HDMIRX_CBUS_cfg_req_hold 0x61008050
  3603. /*
  3604. *@Address: 0xBE298050[7:4]
  3605. *@Range: 0~15
  3606. *@Default: 11
  3607. *@Access: r/w
  3608. *@Description:
  3609. * Twait_arb-1
  3610. */
  3611. #define HDMIRX_CBUS_cfg_wait_arb 0x61048050
  3612. /*
  3613. *@Address: 0xBE298050[8]
  3614. *@Range: 0~1
  3615. *@Default: 1
  3616. *@Access: r/w
  3617. *@Description:
  3618. * 1:Increase sampling range to sample ack-bit low
  3619. */
  3620. #define HDMIRX_CBUS_cfg_wide_sampling_for_ack 0x60408051
  3621. /*
  3622. *@Address: 0xBE298050[16]
  3623. *@Range: 0~1
  3624. *@Default: 0
  3625. *@Access: r/w
  3626. *@Description:
  3627. * 1: having vbus, 0:no vbus
  3628. */
  3629. #define HDMIRX_CBUS_cfg_sw_ctrl_vbus 0x60408052
  3630. /*
  3631. *@Address: 0xBE298050[25:24]
  3632. *@Range: 0~3
  3633. *@Default: 0
  3634. *@Access: r/w
  3635. *@Description:
  3636. * 00: vbus = cd_sense
  3637. * 01: vbus = cd_sense && timeout (8054[21:0])
  3638. * 10: vbus = cd_sense && timeout && not in standby mode.
  3639. * 11:vbus = cd_sense && cfg_sw_ctrl_vbus
  3640. */
  3641. #define HDMIRX_CBUS_cfg_sink_vbus_ctrl 0x60808053
  3642. /*
  3643. *@Address: 0xBE298054[31:0]
  3644. *@Range: 0~4294967295
  3645. *@Default:
  3646. *@Access:
  3647. *@Description: None
  3648. */
  3649. #define CBUS_LINK_8054_DW_8054 0x68008054
  3650. /*
  3651. *@Address: 0xBE298054[21:0]
  3652. *@Range: 0~4194303
  3653. *@Default: 0
  3654. *@Access: r/w
  3655. *@Description:
  3656. * Delay time for turning on vbus when cd_sense=1
  3657. * (delay= N*40.69ns)
  3658. */
  3659. #define HDMIRX_CBUS_cfg_time_sink_vbus_en 0x65808054
  3660. #endif