123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230 |
- #ifndef _REG_HDMIRX_CBUS_DEF_H_
- #define _REG_HDMIRX_CBUS_DEF_H_
- /*
- *@Address: 0xBE290000[31:0]
- *@Range: 0~4294967295
- *@Default: 0x203100
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0000_DW_0000 0x68000000
- /*
- *@Address: 0xBE290000[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Identify current connected and power state
- */
- #define HDMIRX_CBUS_r_dev_state 0x62000000
- /*
- *@Address: 0xBE290000[15:8]
- *@Range: 0~255
- *@Default: 0x20
- *@Access: r/w
- *@Description:
- * Identify level of MHL spec supported.
- */
- #define HDMIRX_CBUS_r_mhl_version 0x62000001
- /*
- *@Address: 0xBE290000[23:16]
- *@Range: 0~255
- *@Default: 0x31
- *@Access: r/w
- *@Description:
- * Identify the type of MHL system
- */
- #define HDMIRX_CBUS_r_dev_cat 0x62000002
- /*
- *@Address: 0xBE290000[31:24]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * High-order byte of Adopter identifier, assigned by MHL, LLC
- */
- #define HDMIRX_CBUS_r_adopter_id_h 0x62000003
- /*
- *@Address: 0xBE290004[31:0]
- *@Range: 0~4294967295
- *@Default: 0x13f00
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0004_DW_0004 0x68000004
- /*
- *@Address: 0xBE290004[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Low-order byte of Adopter identifier, assigned by MHL, LLC
- */
- #define HDMIRX_CBUS_r_adopter_id_l 0x62000004
- /*
- *@Address: 0xBE290004[15:8]
- *@Range: 0~255
- *@Default: 0x3f
- *@Access: r/w
- *@Description:
- * List of link modes supported of video.
- */
- #define HDMIRX_CBUS_r_vid_link_mode 0x62000005
- /*
- *@Address: 0xBE290004[23:16]
- *@Range: 0~255
- *@Default: 0x01
- *@Access: r/w
- *@Description:
- * List of link modes supported of audio.
- */
- #define HDMIRX_CBUS_r_aud_link_mode 0x62000006
- /*
- *@Address: 0xBE290004[31:24]
- *@Range: 0~255
- *@Default: 0x00
- *@Access: r/w
- *@Description:
- * List of video types supported.
- */
- #define HDMIRX_CBUS_r_video_type 0x62000007
- /*
- *@Address: 0xBE290008[31:0]
- *@Range: 0~4294967295
- *@Default: 0x70f47
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0008_DW_0008 0x68000008
- /*
- *@Address: 0xBE290008[7:0]
- *@Range: 0~255
- *@Default: 0x47
- *@Access: r/w
- *@Description:
- * Map of logical device types.
- */
- #define HDMIRX_CBUS_r_log_dev_map 0x62000008
- /*
- *@Address: 0xBE290008[15:8]
- *@Range: 0~255
- *@Default: 0x0f
- *@Access: r/w
- *@Description:
- * Upper bound of MHL link bandwidth.
- */
- #define HDMIRX_CBUS_r_bandwidth 0x62000009
- /*
- *@Address: 0xBE290008[23:16]
- *@Range: 0~255
- *@Default: 0x07
- *@Access: r/w
- *@Description:
- * Set flag for each MHL optional feature.
- */
- #define HDMIRX_CBUS_r_feature_flag 0x6200000A
- /*
- *@Address: 0xBE290008[31:24]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * High-order byte of system identifier, assigned by Adopter.
- */
- #define HDMIRX_CBUS_r_device_id_h 0x6200000B
- /*
- *@Address: 0xBE29000C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x331000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_000C_DW_000C 0x6800000C
- /*
- *@Address: 0xBE29000C[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Low-order byte of system identifier, assigned by Adopter.
- */
- #define HDMIRX_CBUS_r_device_id_l 0x6200000C
- /*
- *@Address: 0xBE29000C[15:8]
- *@Range: 0~255
- *@Default: 0x10
- *@Access: r/w
- *@Description:
- * Total count of Scratchpad Registers.
- */
- #define HDMIRX_CBUS_r_scratchpad_size 0x6200000D
- /*
- *@Address: 0xBE29000C[23:16]
- *@Range: 0~255
- *@Default: 0x33
- *@Access: r/w
- *@Description:
- * Total count of interrupt and status registers.
- */
- #define HDMIRX_CBUS_r_int_stat_size 0x6200000E
- /*
- *@Address: 0xBE290020[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0020_DW_0020 0x68000020
- /*
- *@Address: 0xBE290020[4:0]
- *@Range: 0~31
- *@Default: 0
- *@Access: r
- *@Description:
- * Device register change.
- * [0]:DCAP_CHG.
- * [1]:DSCR_CHG.
- * [2]:REQ_WRT.
- * [3]:GRT_WRT.
- * [4]:3D_REQ.
- */
- #define HDMIRX_CBUS_r_drc_intr_status 0x61400020
- /*
- *@Address: 0xBE290020[9:8]
- *@Range: 0~3
- *@Default: 0
- *@Access: r
- *@Description:
- * [0]: reserved.
- * [1]: EDID content change on virtual DDC channel.
- */
- #define HDMIRX_CBUS_r_dsc_intr_status 0x60800021
- /*
- *@Address: 0xBE290030[31:0]
- *@Range: 0~4294967295
- *@Default: 0x300
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0030_DW_0030 0x68000030
- /*
- *@Address: 0xBE290030[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r
- *@Description:
- * DCAP_RDY: source capability register values are stable.
- */
- #define HDMIRX_CBUS_r_connected_rdy_status 0x60400030
- /*
- *@Address: 0xBE290030[12:8]
- *@Range: 0~31
- *@Default: 0x03
- *@Access: r
- *@Description:
- * LINK_MODE :
- * [2:0]: CLK_MODE :
- * 3¡¦b011:normal clock.
- * 3¡¦b010:packedpixel clock.
- * Others: reserved.
- * [3]: PATH_EN:
- * 0:TMDS path isn¡¦t in use.
- * [4]: MUTED:
- * 1:Device¡¦s content stream is muted.
- */
- #define HDMIRX_CBUS_r_link_mode_status 0x61400031
- /*
- *@Address: 0xBE290030[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * Device status registers 0032
- */
- #define HDMIRX_CBUS_r_device_status_32R 0x62000032
- /*
- *@Address: 0xBE290030[31:24]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * Device status registers 0033
- */
- #define HDMIRX_CBUS_r_device_status_33R 0x62000033
- /*
- *@Address: 0xBE290040[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0040_DW_0040 0x68000040
- /*
- *@Address: 0xBE290040[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r
- *@Description:
- * Device Scratchpad Registers
- */
- #define HDMIRX_CBUS_r_scratchpad_dataa 0x68000040
- /*
- *@Address: 0xBE290044[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0044_DW_0044 0x68000044
- /*
- *@Address: 0xBE290044[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r
- *@Description:
- * Device Scratchpad Registers
- */
- #define HDMIRX_CBUS_r_scratchpad_datab 0x68000044
- /*
- *@Address: 0xBE290048[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0048_DW_0048 0x68000048
- /*
- *@Address: 0xBE290048[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r
- *@Description:
- * Device Scratchpad Registers
- */
- #define HDMIRX_CBUS_r_scratchpad_datac 0x68000048
- /*
- *@Address: 0xBE29004C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_004C_DW_004C 0x6800004C
- /*
- *@Address: 0xBE29004C[31:2]
- *@Range: 0~1073741823
- *@Default: 0
- *@Access: r
- *@Description:
- * Device Scratchpad Registers
- */
- #define HDMIRX_CBUS_r_scratchpad_datad 0x6782004C
- /*
- *@Address: 0xBE290080[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0080_DW_0080 0x68000080
- /*
- *@Address: 0xBE290080[15:0]
- *@Range: 0~65535
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Device Scratchpad Registers data valid.
- */
- #define HDMIRX_CBUS_r_scratchpad_data_valid 0x64000080
- /*
- *@Address: 0xBE290100[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0100_DW_0100 0x68000100
- /*
- *@Address: 0xBE290100[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * READ_DEVCAP command: request
- */
- #define HDMIRX_CBUS_r_red_devc_req 0x60400100
- /*
- *@Address: 0xBE290100[15:8]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * READ_DEVCAP command: offset
- */
- #define HDMIRX_CBUS_r_red_devc_offset 0x62000101
- /*
- *@Address: 0xBE290100[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * READ_DEVCAP command: return value.
- */
- #define HDMIRX_CBUS_r_red_devc_data_reg 0x62000102
- /*
- *@Address: 0xBE290100[27:24]
- *@Range: 0~15
- *@Default: 0
- *@Access: r
- *@Description:
- * READ_DEVCAP command: fail
- * [3]:msc_s_nack_event,
- * [2]:msc_s_abort_event,
- * [1]:red_devc_offset_invalid,
- * [0]:red_devc_fail
- */
- #define HDMIRX_CBUS_r_red_devc_fail_reg 0x61000103
- /*
- *@Address: 0xBE290110[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0110_DW_0110 0x68000110
- /*
- *@Address: 0xBE290110[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_STATE command: request
- */
- #define HDMIRX_CBUS_r_wrt_stat_req 0x60400110
- /*
- *@Address: 0xBE290110[11:8]
- *@Range: 0~15
- *@Default: 0
- *@Access: r
- *@Description:
- * WRITE_STATE command: fail
- * [3]:msc_s_nack_event,
- * [2]:msc_s_abort_event,
- * [1]:wrt_stat_offset_invalid,
- * [0]:wrt_stat_fail
- */
- #define HDMIRX_CBUS_r_wrt_stat_fail_reg 0x61000111
- /*
- *@Address: 0xBE290120[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0120_DW_0120 0x68000120
- /*
- *@Address: 0xBE290120[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_STATE command: offset
- */
- #define HDMIRX_CBUS_r_wrt_stat_offset_i 0x62000120
- /*
- *@Address: 0xBE290120[15:8]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_STATE command: value
- */
- #define HDMIRX_CBUS_r_wrt_stat_din 0x62000121
- /*
- *@Address: 0xBE290140[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0140_DW_0140 0x68000140
- /*
- *@Address: 0xBE290140[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_BURST command : request
- */
- #define HDMIRX_CBUS_r_wrt_burst_req 0x60400140
- /*
- *@Address: 0xBE290140[11:8]
- *@Range: 0~15
- *@Default:
- *@Access: r
- *@Description:
- * WRITE_ BURST command: fail
- * [3]:msc_s_nack_event,
- * [2]:msc_s_abort_event,
- * [1]:wrt_burst_offset_invalid,
- * [0]:wrt_burst_fail
- */
- #define HDMIRX_CBUS_r_wrt_burst_fail_reg 0x61000141
- /*
- *@Address: 0xBE290140[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_ BURST command: offset
- */
- #define HDMIRX_CBUS_r_wrt_burst_offset_i 0x62000142
- /*
- *@Address: 0xBE290144[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0144_DW_0144 0x68000144
- /*
- *@Address: 0xBE290144[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_ BURST command:
- * data [31:0]
- */
- #define HDMIRX_CBUS_r_wrt_burst_dina 0x68000144
- /*
- *@Address: 0xBE290148[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0148_DW_0148 0x68000148
- /*
- *@Address: 0xBE290148[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_ BURST command:
- * data [63:32]
- */
- #define HDMIRX_CBUS_r_wrt_burst_dinb 0x68000148
- /*
- *@Address: 0xBE29014C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_014C_DW_014C 0x6800014C
- /*
- *@Address: 0xBE29014C[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_ BURST command:
- * data [95:64]
- */
- #define HDMIRX_CBUS_r_wrt_burst_dinc 0x6800014C
- /*
- *@Address: 0xBE290150[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0150_DW_0150 0x68000150
- /*
- *@Address: 0xBE290150[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_ BURST command:
- * data [127:96]
- */
- #define HDMIRX_CBUS_r_wrt_burst_dind 0x68000150
- /*
- *@Address: 0xBE290154[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0154_DW_0154 0x68000154
- /*
- *@Address: 0xBE290154[4:0]
- *@Range: 0~31
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_ BURST command:
- * The number of data will be sent.
- */
- #define HDMIRX_CBUS_r_wrt_burst_num 0x61400154
- /*
- *@Address: 0xBE290180[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0180_DW_0180 0x68000180
- /*
- *@Address: 0xBE290180[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Clear scratchpad registers
- */
- #define HDMIRX_CBUS_r_scratchpad_clear 0x60400180
- /*
- *@Address: 0xBE2901A0[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_01A0_DW_01A0 0x680001A0
- /*
- *@Address: 0xBE2901A0[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * SET_HPD command: request
- */
- #define HDMIRX_CBUS_r_set_hpd_req 0x604001A0
- /*
- *@Address: 0xBE2901A0[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * SET_HPD command: fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: set_hpd_fail
- */
- #define HDMIRX_CBUS_r_set_hpd_fail_reg 0x60C001A1
- /*
- *@Address: 0xBE2901B0[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_01B0_DW_01B0 0x680001B0
- /*
- *@Address: 0xBE2901B0[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * CLR_HPD command: request
- */
- #define HDMIRX_CBUS_r_clr_hpd_req 0x604001B0
- /*
- *@Address: 0xBE2901B0[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * CLR_HPD command: fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: clr_hpd_fail
- */
- #define HDMIRX_CBUS_r_clr_hpd_fail_reg 0x60C001B1
- /*
- *@Address: 0xBE2901C0[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_01C0_DW_01C0 0x680001C0
- /*
- *@Address: 0xBE2901C0[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_STATE command: request
- */
- #define HDMIRX_CBUS_r_get_state_req 0x604001C0
- /*
- *@Address: 0xBE2901C0[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_STATE command: fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: get_state_fail
- */
- #define HDMIRX_CBUS_r_get_state_fail_reg 0x60C001C1
- /*
- *@Address: 0xBE2901C0[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_STATE command: data
- */
- #define HDMIRX_CBUS_r_get_state_data 0x620001C2
- /*
- *@Address: 0xBE2901D0[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_01D0_DW_01D0 0x680001D0
- /*
- *@Address: 0xBE2901D0[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_VENDOR_ID command: request
- */
- #define HDMIRX_CBUS_r_get_ven_id_req 0x604001D0
- /*
- *@Address: 0xBE2901D0[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_VENDOR_ID command: fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: get_ven_id_fail
- */
- #define HDMIRX_CBUS_r_get_ven_id_fail_reg 0x60C001D1
- /*
- *@Address: 0xBE2901D0[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_VENDOR_ID command: data
- */
- #define HDMIRX_CBUS_r_get_ven_id_data 0x620001D2
- /*
- *@Address: 0xBE2901D4[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_01D4_DW_01D4 0x680001D4
- /*
- *@Address: 0xBE2901D4[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Our ID
- */
- #define HDMIRX_CBUS_r_vendor_id 0x620001D4
- /*
- *@Address: 0xBE2901E0[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_01E0_DW_01E0 0x680001E0
- /*
- *@Address: 0xBE2901E0[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_DDC_ERRORCODE command: request
- */
- #define HDMIRX_CBUS_r_get_ddc_err_req 0x604001E0
- /*
- *@Address: 0xBE2901E0[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_DDC_ERRORCODE command:
- * fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: get_ddc_err_fail
- */
- #define HDMIRX_CBUS_r_get_ddc_err_fail_reg 0x60C001E1
- /*
- *@Address: 0xBE2901E0[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_DDC_ERRORCODE command:
- * data
- */
- #define HDMIRX_CBUS_r_get_ddc_err_data 0x620001E2
- /*
- *@Address: 0xBE2901F0[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_01F0_DW_01F0 0x680001F0
- /*
- *@Address: 0xBE2901F0[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_MSC_ERRORCODE command: request
- */
- #define HDMIRX_CBUS_r_get_msc_err_req 0x604001F0
- /*
- *@Address: 0xBE2901F0[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_ MSC _ERRORCODE command:
- * fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: get_msc_err_fail
- */
- #define HDMIRX_CBUS_r_get_msc_err_fail_reg 0x60C001F1
- /*
- *@Address: 0xBE2901F0[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_ MSC _ERRORCODE command:
- * data
- */
- #define HDMIRX_CBUS_r_get_msc_err_data 0x620001F2
- /*
- *@Address: 0xBE290200[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0200_DW_0200 0x68000200
- /*
- *@Address: 0xBE290200[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_SRC1_ERRORCODE command: request
- */
- #define HDMIRX_CBUS_r_get_src1_err_req 0x60400200
- /*
- *@Address: 0xBE290200[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_ SRC1_ERRORCODE command:
- * fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: get_src1_err_fail
- */
- #define HDMIRX_CBUS_r_get_src1_err_fail_reg 0x60C00201
- /*
- *@Address: 0xBE290200[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_ SRC1_ERRORCODE command:
- * data
- */
- #define HDMIRX_CBUS_r_get_src1_err_data 0x62000202
- /*
- *@Address: 0xBE290210[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0210_DW_0210 0x68000210
- /*
- *@Address: 0xBE290210[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_SRC3_ERRORCODE command: request
- */
- #define HDMIRX_CBUS_r_get_src3_err_req 0x60400210
- /*
- *@Address: 0xBE290210[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_ SRC3_ERRORCODE command:
- * fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: get_src3_err_fail
- */
- #define HDMIRX_CBUS_r_get_src3_err_fail_reg 0x60C00211
- /*
- *@Address: 0xBE290210[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * GET_ SRC3_ERRORCODE command: data
- */
- #define HDMIRX_CBUS_r_get_src3_err_data 0x62000212
- /*
- *@Address: 0xBE290300[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0300_DW_0300 0x68000300
- /*
- *@Address: 0xBE290300[0]
- *@Range: 0~1
- *@Default:
- *@Access:
- *@Description:
- * RAP command: request
- */
- #define HDMIRX_CBUS_r_rap_cmd_req 0x60400300
- /*
- *@Address: 0xBE290300[10:8]
- *@Range: 0~7
- *@Default:
- *@Access:
- *@Description:
- * RAP command:
- * fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: rap_cmd_fail: no rapk, command fail.
- */
- #define HDMIRX_CBUS_r_rap_cmd_fail_reg 0x60C00301
- /*
- *@Address: 0xBE290300[23:16]
- *@Range: 0~255
- *@Default:
- *@Access:
- *@Description:
- * RAP command:
- * ¡¥h00:poll
- * ¡¥h10: change to CONTENT_ON state
- * ¡¥h11: change to CONTENT_OFF state.
- */
- #define HDMIRX_CBUS_r_rap_cmd_code 0x62000302
- /*
- *@Address: 0xBE290300[31:24]
- *@Range: 0~255
- *@Default:
- *@Access:
- *@Description:
- * RAP command:
- * RAPK data (status codes)from source acknowledges RAP cmd of sink.
- */
- #define HDMIRX_CBUS_r_rap_cmd_rapk 0x62000303
- /*
- *@Address: 0xBE290304[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0304_DW_0304 0x68000304
- /*
- *@Address: 0xBE290304[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * RAPK command: request
- */
- #define HDMIRX_CBUS_r_rap_act_ack_req 0x60400304
- /*
- *@Address: 0xBE290304[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r
- *@Description:
- * RAPK command:
- * fail
- * [2]:msc_s_nack_event,
- * [1]:msc_s_abort_event,
- * [0]: rap_act_ack_fail
- */
- #define HDMIRX_CBUS_r_rap_act_ack_fail_reg 0x60C00305
- /*
- *@Address: 0xBE290304[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * RAPK command:
- * Request action protocol status codes.
- * ¡¥h00: No error.
- * ¡¥h01: Unrecognized Action code
- * ¡¥h02: Unsupported Action code
- * ¡¥h03: Responder Busy
- */
- #define HDMIRX_CBUS_r_rap_act_ack_code 0x62000306
- /*
- *@Address: 0xBE290308[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0308_DW_0308 0x68000308
- /*
- *@Address: 0xBE290308[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * RAP code of source.
- * ¡¥h00:poll
- * ¡¥h10: change to CONTENT_ON state
- * ¡¥h11: change to CONTENT_OFF state.
- */
- #define HDMIRX_CBUS_r_rap_act_code 0x62000308
- /*
- *@Address: 0xBE290400[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0400_DW_0400 0x68000400
- /*
- *@Address: 0xBE290400[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * RCP command: request
- */
- #define HDMIRX_CBUS_r_rcp_cmd_req 0x60400400
- /*
- *@Address: 0xBE290400[11:8]
- *@Range: 0~15
- *@Default: 0
- *@Access: r
- *@Description:
- * RCP command:
- * fail
- * [3]:msc_s_nack_event,
- * [2]:msc_s_abort_event,
- * [1]:rcp_cmd_ineffect_code
- * [0]: rcp_cmd_fail
- */
- #define HDMIRX_CBUS_r_rcp_cmd_fail_reg 0x61000401
- /*
- *@Address: 0xBE290400[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * RCP command:
- * RCP key codes. Refer to MHL spec.
- */
- #define HDMIRX_CBUS_r_rcp_cmd_code 0x62000402
- /*
- *@Address: 0xBE290400[31:24]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * RCP command:
- * It is RCPK key code from source to confirm RCP cmd.
- */
- #define HDMIRX_CBUS_r_rcp_cmd_rcpk_code_from_src 0x62000403
- /*
- *@Address: 0xBE290404[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0404_DW_0404 0x68000404
- /*
- *@Address: 0xBE290404[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * RCP command:
- * It is RCPE status code from source to confirm RCP command error.
- */
- #define HDMIRX_CBUS_r_rcp_cmd_rcpe_statuscode_from_src 0x62000404
- /*
- *@Address: 0xBE290420[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0420_DW_0420 0x68000420
- /*
- *@Address: 0xBE290420[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * It is a request command of read-trigger to read rcp data in fifo that is sent from source.
- */
- #define HDMIRX_CBUS_r_rcp_act_ack 0x60400420
- /*
- *@Address: 0xBE290420[15:8]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * RCP data (key id) from source.
- */
- #define HDMIRX_CBUS_r_rcp_act_code 0x62000421
- /*
- *@Address: 0xBE290420[20:16]
- *@Range: 0~31
- *@Default: 0
- *@Access: r
- *@Description:
- * The total number of RCP data (key ID) in fifo.
- */
- #define HDMIRX_CBUS_r_rcp_act_num 0x61400422
- /*
- *@Address: 0xBE290430[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0000221F
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0430_DW_0430 0x68000430
- /*
- *@Address: 0xBE290430[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0000221F
- *@Access: r/w
- *@Description:
- * RCP key codes enable. About more detailed key ID, please refer to spec.
- * 430[0]=1
- * key ID 7¡¥h00 function exist.
- * 430[1]=1
- * key ID 7¡¥h01 function exist.
- * ¡K¡K¡K¡K.
- * 43C[31]=1:
- * key ID 7¡¥h7F function exist.
- */
- #define HDMIRX_CBUS_r_rcp_vd_key_mapa 0x68000430
- /*
- *@Address: 0xBE290434[31:0]
- *@Range: 0~4294967295
- *@Default: 0x000F0BFF
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0434_DW_0434 0x68000434
- /*
- *@Address: 0xBE290434[31:0]
- *@Range: 0~4294967295
- *@Default: 0x000F0BFF
- *@Access: r/w
- *@Description:
- * RCP key codes enable. About more detailed key ID, please refer to spec.
- * 430[0]=1
- * key ID 7¡¥h00 function exist.
- * 430[1]=1
- * key ID 7¡¥h01 function exist.
- * ¡K¡K¡K¡K.
- * 43C[31]=1:
- * key ID 7¡¥h7F function exist.
- */
- #define HDMIRX_CBUS_r_rcp_vd_key_mapb 0x68000434
- /*
- *@Address: 0xBE290438[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0438_DW_0438 0x68000438
- /*
- *@Address: 0xBE290438[31:0]
- *@Range: 0~4294967295
- *@Default: 0x00001FFE
- *@Access: r/w
- *@Description:
- * RCP key codes enable. About more detailed key ID, please refer to spec.
- * 430[0]=1
- * key ID 7¡¥h00 function exist.
- * 430[1]=1
- * key ID 7¡¥h01 function exist.
- * ¡K¡K¡K¡K.
- * 43C[31]=1:
- * key ID 7¡¥h7F function exist.
- */
- #define HDMIRX_CBUS_r_rcp_vd_key_mapc 0x68000438
- /*
- *@Address: 0xBE29043C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0000007F
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_043C_DW_043C 0x6800043C
- /*
- *@Address: 0xBE29043C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0000007F
- *@Access: r/w
- *@Description:
- * RCP key codes enable. About more detailed key ID, please refer to spec.
- * 430[0]=1
- * key ID 7¡¥h00 function exist.
- * 430[1]=1
- * key ID 7¡¥h01 function exist.
- * ¡K¡K¡K¡K.
- * 43C[31]=1:
- * key ID 7¡¥h7F function exist.
- */
- #define HDMIRX_CBUS_r_rcp_vd_key_mapd 0x6800043C
- /*
- *@Address: 0xBE290500[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0500_DW_0500 0x68000500
- /*
- *@Address: 0xBE290500[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP command: request
- */
- #define HDMIRX_CBUS_r_ucp_cmd_req 0x60400500
- /*
- *@Address: 0xBE290500[11:8]
- *@Range: 0~15
- *@Default: 0
- *@Access: r
- *@Description:
- * UCP command:
- * fail
- * [3]:msc_s_nack_event,
- * [2]:msc_s_abort_event,
- * [1]:ucp_cmd_ineffect_code
- * [0]: ucp_cmd_fail
- */
- #define HDMIRX_CBUS_r_ucp_cmd_fail_reg 0x61000501
- /*
- *@Address: 0xBE290500[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP command:
- * UCP character code.
- */
- #define HDMIRX_CBUS_r_ucp_cmd_code 0x62000502
- /*
- *@Address: 0xBE290500[31:24]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * UCP command:
- * It is UCPK key code from source to confirm UCP cmd.
- */
- #define HDMIRX_CBUS_r_ucp_cmd_ucpk_code_from_src 0x62000503
- /*
- *@Address: 0xBE290504[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0504_DW_0504 0x68000504
- /*
- *@Address: 0xBE290504[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * UCP command:
- * It is UCPE status code from source to confirm UCP command error.
- */
- #define HDMIRX_CBUS_r_ucp_cmd_ucpe_statuscode_from_src 0x62000504
- /*
- *@Address: 0xBE290520[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0520_DW_0520 0x68000520
- /*
- *@Address: 0xBE290520[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * It is a request command of read-trigger to read ucp data in fifo that is sent from source.
- */
- #define HDMIRX_CBUS_r_ucp_act_ack 0x60400520
- /*
- *@Address: 0xBE290520[15:8]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * UCP code from source.
- */
- #define HDMIRX_CBUS_r_ucp_act_code 0x62000521
- /*
- *@Address: 0xBE290520[20:16]
- *@Range: 0~31
- *@Default: 0
- *@Access: r
- *@Description:
- * The total number of UCP data in fifo.
- */
- #define HDMIRX_CBUS_r_ucp_act_num 0x61400522
- /*
- *@Address: 0xBE290530[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0530_DW_0530 0x68000530
- /*
- *@Address: 0xBE290530[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP character code bits.
- * supporting UCP code 0x00~8'h1F.
- */
- #define HDMIRX_CBUS_r_ucp_vd_key_mapa 0x68000530
- /*
- *@Address: 0xBE290534[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0534_DW_0534 0x68000534
- /*
- *@Address: 0xBE290534[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP character code bits.
- * supporting UCP code 0x20~8'h3F.
- */
- #define HDMIRX_CBUS_r_ucp_vd_key_mapb 0x68000534
- /*
- *@Address: 0xBE290538[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0538_DW_0538 0x68000538
- /*
- *@Address: 0xBE290538[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP character code bits.
- * supporting UCP code 0x40~8'h5F.
- */
- #define HDMIRX_CBUS_r_ucp_vd_key_mapc 0x68000538
- /*
- *@Address: 0xBE29053C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_053C_DW_053C 0x6800053C
- /*
- *@Address: 0xBE29053C[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP character code bits.
- * supporting UCP code 0x60~8'h7F.
- */
- #define HDMIRX_CBUS_r_ucp_vd_key_mapd 0x6800053C
- /*
- *@Address: 0xBE290540[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0540_DW_0540 0x68000540
- /*
- *@Address: 0xBE290540[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP character code bits.
- * supporting UCP code 0x80~8'h9F.
- */
- #define HDMIRX_CBUS_r_ucp_vd_key_mape 0x68000540
- /*
- *@Address: 0xBE290544[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0544_DW_0544 0x68000544
- /*
- *@Address: 0xBE290544[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP character code bits.
- * supporting UCP code 0xA0~8'hBF.
- */
- #define HDMIRX_CBUS_r_ucp_vd_key_mapf 0x68000544
- /*
- *@Address: 0xBE290548[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0548_DW_0548 0x68000548
- /*
- *@Address: 0xBE290548[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP character code bits.
- * supporting UCP code 0xC0~8'hDF.
- */
- #define HDMIRX_CBUS_r_ucp_vd_key_mapg 0x68000548
- /*
- *@Address: 0xBE29054C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_054C_DW_054C 0x6800054C
- /*
- *@Address: 0xBE29054C[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP character code bits.
- * supporting UCP code 0xE0~8'hFF.
- */
- #define HDMIRX_CBUS_r_ucp_vd_key_maph 0x6800054C
- /*
- *@Address: 0xBE290600[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0600_DW_0600 0x68000600
- /*
- *@Address: 0xBE290600[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * EDID address from source .
- */
- #define HDMIRX_CBUS_r_EDID_adr 0x62000600
- /*
- *@Address: 0xBE290600[15:8]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * EDID segment value.
- */
- #define HDMIRX_CBUS_r_EDID_seg 0x62000601
- /*
- *@Address: 0xBE290600[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * EDID data that source want.
- */
- #define HDMIRX_CBUS_r_EDID_dout 0x62000602
- /*
- *@Address: 0xBE290604[31:0]
- *@Range: 0~4294967295
- *@Default: 0x600000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0604_DW_0604 0x68000604
- /*
- *@Address: 0xBE290604[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Software controls EDID read.
- * 1: enable. The registers related to software are 0600, 0601, 0602 and 0F1B.
- */
- #define HDMIRX_CBUS_r_dcc_software_ctrl 0x60400604
- /*
- *@Address: 0xBE290604[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: enable DDC segment function.
- */
- #define HDMIRX_CBUS_r_ddc_seg_en 0x60400605
- /*
- *@Address: 0xBE290604[23:16]
- *@Range: 0~255
- *@Default: 0x60
- *@Access: r/w
- *@Description:
- * Segment ID.
- */
- #define HDMIRX_CBUS_r_ddc_seg_id 0x62000606
- /*
- *@Address: 0xBE290604[31:24]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Segment read max value.
- */
- #define HDMIRX_CBUS_r_ddc_seg_max 0x62000607
- /*
- *@Address: 0xBE290608[31:0]
- *@Range: 0~4294967295
- *@Default: 0x74A0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0608_DW_0608 0x68000608
- /*
- *@Address: 0xBE290608[7:0]
- *@Range: 0~255
- *@Default: 0xA0
- *@Access: r/w
- *@Description:
- * EDID ID
- */
- #define HDMIRX_CBUS_r_ddc_edid_id 0x62000608
- /*
- *@Address: 0xBE290608[15:8]
- *@Range: 0~255
- *@Default: 0x74
- *@Access: r/w
- *@Description:
- * HDCP ID
- */
- #define HDMIRX_CBUS_r_ddc_hdcp_id 0x62000609
- /*
- *@Address: 0xBE290700[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0700_DW_0700 0x68000700
- /*
- *@Address: 0xBE290700[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * DDC address from source
- */
- #define HDMIRX_CBUS_r_OTHR_adr 0x62000700
- /*
- *@Address: 0xBE290700[15:8]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * DDC segment value
- */
- #define HDMIRX_CBUS_r_OTHR_seg 0x62000701
- /*
- *@Address: 0xBE290700[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r
- *@Description:
- * 1:DDC device write
- * 0: DDC device read
- */
- #define HDMIRX_CBUS_r_OTHR_wrt 0x60400702
- /*
- *@Address: 0xBE290700[31:24]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * DDC device data from source
- */
- #define HDMIRX_CBUS_r_OTHR_din 0x62000703
- /*
- *@Address: 0xBE290704[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0704_DW_0704 0x68000704
- /*
- *@Address: 0xBE290704[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r/w
- *@Description:
- * DDC device data that source want.
- */
- #define HDMIRX_CBUS_r_OTHR_dout 0x62000704
- /*
- *@Address: 0xBE290708[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0708_DW_0708 0x68000708
- /*
- *@Address: 0xBE290708[8:0]
- *@Range: 0~511
- *@Default: 0
- *@Access: r/w
- *@Description:
- * DDC device ID
- */
- #define HDMIRX_CBUS_r_ddc_othr_id 0x62400708
- /*
- *@Address: 0xBE290820[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0820_DW_0820 0x68000820
- /*
- *@Address: 0xBE290820[7:0]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * DDC error for source command.
- */
- #define HDMIRX_CBUS_r_ddc_errcode 0x62000820
- /*
- *@Address: 0xBE290820[15:8]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * 0ABB[0]=0 :
- * MSC error for source command
- * 0ABB[0]=1 :
- * MSC error for sink command
- */
- #define HDMIRX_CBUS_r_msc_errcode 0x62000821
- /*
- *@Address: 0xBE290820[23:16]
- *@Range: 0~255
- *@Default: 0
- *@Access: r
- *@Description:
- * MSC error for sink command
- */
- #define HDMIRX_CBUS_r_msc_s_errcode 0x62000822
- /*
- *@Address: 0xBE290828[31:0]
- *@Range: 0~4294967295
- *@Default: 0x10000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0828_DW_0828 0x68000828
- /*
- *@Address: 0xBE290828[1:0]
- *@Range: 0~3
- *@Default: 0
- *@Access: r/w
- *@Description:
- * [0] =1 :enable link incomplete package detection
- * [1]=1 :enable link retry exceeded detection
- */
- #define HDMIRX_CBUS_r_lnk_err_ctrl 0x60800828
- /*
- *@Address: 0xBE290828[10:8]
- *@Range: 0~7
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:Recover to original timer.
- * 0:disable.
- * [0]:msc_s_timer_insurance
- * [1]:msc_r_timer_insurance
- * [2]:ddc_timer_insurance
- */
- #define HDMIRX_CBUS_r_timer_insurance_reg 0x60C00829
- /*
- *@Address: 0xBE290828[16]
- *@Range: 0~1
- *@Default: 1
- *@Access: r/w
- *@Description:
- * 1: abort package is not restricted by timer.
- */
- #define HDMIRX_CBUS_r_send_abort_pkt_timer_ignored 0x6040082A
- /*
- *@Address: 0xBE29082C[31:0]
- *@Range: 0~4294967295
- *@Default: 2458
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_082C_DW_082C 0x6800082C
- /*
- *@Address: 0xBE29082C[21:0]
- *@Range: 0~4194303
- *@Default: 2458
- *@Access: r/w
- *@Description:
- * Base time counter.
- * (1/24.576)*2458*1/1000=0.1ms
- */
- #define HDMIRX_CBUS_r_base_timer_reg 0x6580082C
- /*
- *@Address: 0xBE290830[31:0]
- *@Range: 0~4294967295
- *@Default: 1000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0830_DW_0830 0x68000830
- /*
- *@Address: 0xBE290830[10:0]
- *@Range: 0~2047
- *@Default: 1000
- *@Access: r/w
- *@Description:
- * MSC requester engine: pkt_sender_timeout = Base time * 1000.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_msc_s_pkt_sender_timeout_reg 0x62C00830
- /*
- *@Address: 0xBE290834[31:0]
- *@Range: 0~4294967295
- *@Default: 1000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0834_DW_0834 0x68000834
- /*
- *@Address: 0xBE290834[10:0]
- *@Range: 0~2047
- *@Default: 1000
- *@Access: r/w
- *@Description:
- * MSC requester engine:
- * pkt_receiver_timeout = Base time * 1000.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_msc_s_pkt_receiver_timeout_reg 0x62C00834
- /*
- *@Address: 0xBE290838[31:0]
- *@Range: 0~4294967295
- *@Default: 3200
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0838_DW_0838 0x68000838
- /*
- *@Address: 0xBE290838[11:0]
- *@Range: 0~4095
- *@Default: 3200
- *@Access: r/w
- *@Description:
- * MSC requester engine:
- * command sender timeout = Base time * 3200.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_msc_s_cmd_sender_timeout_reg 0x63000838
- /*
- *@Address: 0xBE29083C[31:0]
- *@Range: 0~4294967295
- *@Default: 1000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_083C_DW_083C 0x6800083C
- /*
- *@Address: 0xBE29083C[10:0]
- *@Range: 0~2047
- *@Default: 1000
- *@Access: r/w
- *@Description:
- * MSC responder engine:
- * pkt_sender_timeout = Base time * 1000.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_msc_r_pkt_sender_timeout_reg 0x62C0083C
- /*
- *@Address: 0xBE290840[31:0]
- *@Range: 0~4294967295
- *@Default: 1000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0840_DW_0840 0x68000840
- /*
- *@Address: 0xBE290840[10:0]
- *@Range: 0~2047
- *@Default: 1000
- *@Access: r/w
- *@Description:
- * MSC responder engine:
- * pkt_receiver_timeout = Base time * 1000.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_msc_r_pkt_receiver_timeout_reg 0x62C00840
- /*
- *@Address: 0xBE290844[31:0]
- *@Range: 0~4294967295
- *@Default: 3200
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0844_DW_0844 0x68000844
- /*
- *@Address: 0xBE290844[11:0]
- *@Range: 0~4095
- *@Default: 3200
- *@Access: r/w
- *@Description:
- * MSC responder engine:
- * Command receiver timeout = Base time * 3200.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_msc_r_cmd_receiver_timeout_reg 0x63000844
- /*
- *@Address: 0xBE290848[31:0]
- *@Range: 0~4294967295
- *@Default: 1000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0848_DW_0848 0x68000848
- /*
- *@Address: 0xBE290848[10:0]
- *@Range: 0~2047
- *@Default: 1000
- *@Access: r/w
- *@Description:
- * DDC pkt_sender_timeout = Base time * 1000.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_ddc_pkt_sender_timeout_reg 0x62C00848
- /*
- *@Address: 0xBE29084C[31:0]
- *@Range: 0~4294967295
- *@Default: 1000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_084C_DW_084C 0x6800084C
- /*
- *@Address: 0xBE29084C[10:0]
- *@Range: 0~2047
- *@Default: 1000
- *@Access: r/w
- *@Description:
- * DDC pkt_receiver_timeout = Base time * 1000.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_ddc_pkt_receiver_timeout_reg 0x62C0084C
- /*
- *@Address: 0xBE290850[31:0]
- *@Range: 0~4294967295
- *@Default: 10000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0850_DW_0850 0x68000850
- /*
- *@Address: 0xBE290850[13:0]
- *@Range: 0~16383
- *@Default: 10000
- *@Access: r/w
- *@Description:
- * Wait time for RAPK = Base time * 10000.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_rap_wait_timeout_reg 0x63800850
- /*
- *@Address: 0xBE290854[31:0]
- *@Range: 0~4294967295
- *@Default: 10000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0854_DW_0854 0x68000854
- /*
- *@Address: 0xBE290854[13:0]
- *@Range: 0~16383
- *@Default: 10000
- *@Access: r/w
- *@Description:
- * Wait time for RCPK or RCPE = Base time * 10000.
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_rcp_wait_timeout_reg 0x63800854
- /*
- *@Address: 0xBE290858[31:0]
- *@Range: 0~4294967295
- *@Default: 10000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0858_DW_0858 0x68000858
- /*
- *@Address: 0xBE290858[13:0]
- *@Range: 0~16383
- *@Default: 10000
- *@Access: r/w
- *@Description:
- * Wait time for UCPK or UCPE = Base time * 10000.
- * Refer to MHL spec. 13.10.3, 7.8.2 and 7.8.3
- */
- #define HDMIRX_CBUS_r_ucp_wait_timeout_reg 0x63800858
- /*
- *@Address: 0xBE29085C[31:0]
- *@Range: 0~4294967295
- *@Default: 1000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_085C_DW_085C 0x6800085C
- /*
- *@Address: 0xBE29085C[10:0]
- *@Range: 0~2047
- *@Default: 1000
- *@Access: r/w
- *@Description:
- * Delay from CLR_HPD to SET_HPD = Base time * 1000
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_hpd_width_timeout_reg 0x62C0085C
- /*
- *@Address: 0xBE290AA0[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0AA0_DW_0AA0 0x68000AA0
- /*
- *@Address: 0xBE290AA0[11:0]
- *@Range: 0~4095
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_debug_sel 0x63000AA0
- /*
- *@Address: 0xBE290AA8[31:0]
- *@Range: 0~4294967295
- *@Default: 1
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0AA8_DW_0AA8 0x68000AA8
- /*
- *@Address: 0xBE290AA8[0]
- *@Range: 0~1
- *@Default: 1
- *@Access: r/w
- *@Description:
- * 1:Cbus translation layer reset
- */
- #define HDMIRX_CBUS_r_reset_reg 0x60400AA8
- /*
- *@Address: 0xBE290AB0[31:0]
- *@Range: 0~4294967295
- *@Default: 1000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0AB0_DW_0AB0 0x68000AB0
- /*
- *@Address: 0xBE290AB0[15:0]
- *@Range: 0~65535
- *@Default: 1000
- *@Access: r/w
- *@Description:
- * Delay from timeout of MSC command or package. Stop sending msc command and wait time for MSC channel that is free.
- */
- #define HDMIRX_CBUS_r_block_msc_scmd_reg 0x64000AB0
- /*
- *@Address: 0xBE290AB4[31:0]
- *@Range: 0~4294967295
- *@Default: 20000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0AB4_DW_0AB4 0x68000AB4
- /*
- *@Address: 0xBE290AB4[15:0]
- *@Range: 0~65535
- *@Default: 20000
- *@Access: r/w
- *@Description:
- * Delay from ABORT to next command = Base time * 20000
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_r_abort_next_reg 0x64000AB4
- /*
- *@Address: 0xBE290AB8[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0AB8_DW_0AB8 0x68000AB8
- /*
- *@Address: 0xBE290AB8[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: retry rap command when nack-event occurs.
- */
- #define HDMIRX_CBUS_r_rap_auto_nack_retry 0x60400AB8
- /*
- *@Address: 0xBE290AB8[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: retry rcp command when nack-event occurs.
- */
- #define HDMIRX_CBUS_r_rcp_auto_nack_retry 0x60400AB9
- /*
- *@Address: 0xBE290AB8[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: retry ucp command when nack-event occurs.
- */
- #define HDMIRX_CBUS_r_ucp_auto_nack_retry 0x60400ABA
- /*
- *@Address: 0xBE290AB8[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 0ABB[0]=0 :
- * MSC error of source command
- * 0ABB[0]=1 :
- * MSC error of sink command
- * Refer to 0821[7:0]
- */
- #define HDMIRX_CBUS_r_cmd_msc_errorcode_update_en 0x60400ABB
- /*
- *@Address: 0xBE290ABC[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0ABC_DW_0ABC 0x68000ABC
- /*
- *@Address: 0xBE290ABC[20:0]
- *@Range: 0~2097151
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: unsupported MSC receiver command.
- * [0]:WRITE_CMD
- * [1]:READ_DEVCAP
- * [2]:GET_STATE
- * [3]: GET_VENDOR_ID
- * [4]: SET_HPD (useless)
- * [5]: CLR_HPD (useless)
- * [6]: MSC_MSG
- * [7]: WRITE_BURST
- * [8]: GET_SRC1_ERRORCODE
- * [9]: GET_DDC_ERRORCODE
- * [10]: GET_MSC_ERRORCODE
- * [11]: GET_SRC3_ERRORCODE
- * [12]: MSGE
- * [13]: RAP
- * [14]: RAPK
- * [15]: RCPE
- * [16]: RCP
- * [17]: RCPK
- * [18]: UCP
- * [19]: UCPK
- * [20]: UCPE
- */
- #define HDMIRX_CBUS_r_msc_receive_cmd_disable 0x65400ABC
- /*
- *@Address: 0xBE290AC0[31:0]
- *@Range: 0~4294967295
- *@Default: 10000
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0AC0_DW_0AC0 0x68000AC0
- /*
- *@Address: 0xBE290AC0[15:0]
- *@Range: 0~65535
- *@Default: 10000
- *@Access:
- *@Description:
- * Delay from NACK to MSC_MSG to sending next MSC_MSG command = Base time * 10000
- * Refer to MHL spec. 13.10.3
- */
- #define HDMIRX_CBUS_R_msc_nack_retry_next_reg 0x64000AC0
- /*
- *@Address: 0xBE290EE0[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0EE0_DW_0EE0 0x68000EE0
- /*
- *@Address: 0xBE290EE0[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r
- *@Description:
- * Interrupt status
- * [31]:device_status3_intr, check 0033
- * [30]:device_status2_intr,check 0032
- * [29]:OTHR_cmd_intr, Check 0702[0]
- * [28]:msge_act_intr,
- * [27]:EDID_rd_intr, Check 0600
- * [26]:ucp_act_intr, Check 0F1A
- * [25]:ucp_cmd_intr, Check 0501
- * [24]:rcp_act_intr, Check 0F18
- * [23]:rcp_cmd_intr, Check 0401
- * [22]:rap_act_intr, Check 0308
- * [21]:rap_act_ack_intr, Check 0305
- * [20]:rap_cmd_intr, Check 0301
- * [19]:get_src3_err_intr, Check 0211
- * [18]:get_src1_err_intr, Check 0201
- * [17]:get_msc_err_intr, Check 01F1
- * [16]:get_ddc_err_intr, Check 01E1
- * [15]:get_ven_id_intr, Check 01D1
- * [14]:get_state_intr, Check 01C1
- * [13]:clr_hpd_intr, Check 01B1
- * [12]:set_hpd_intr, Check 01A1
- * [11]:reserved,
- * [10]:wrt_burst_intr, Check 0141
- * [9]:link_mode_intr, Check 0031
- * [8]:connected_rdy_intr, Check 0030
- * [7]:wrt_stat_intr, Check 0111[3:0]
- * [6]:edid_chg_intr,
- * [5]:req_3d_intr, Check 0020
- * [4]:grt_wrt_intr, Check 0020
- * [3]:req_wrt_intr, Check 0020
- * [2]:dscr_chg_intr, Check 0020
- * [1]:dcap_chg_intr, Check 0020
- * [0]:red_devc_intr, Check 0103[3:0]
- */
- #define HDMIRX_CBUS_r_intr_status1 0x68000EE0
- /*
- *@Address: 0xBE290EE8[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0EE8_DW_0EE8 0x68000EE8
- /*
- *@Address: 0xBE290EE8[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r
- *@Description:
- * Interrupt status
- * [31:16]:reserved,
- * [15]:device_int37_intr,
- * [14]:device_int36_intr,
- * [13]:device_int35_intr,
- * [12]:device_int34_intr,
- * [11]:device_int33_intr,
- * [10]:device_int32_intr,
- * [9]:device_int31_intr,
- * [8]:device_int30_intr,
- * [7]:device_int27_intr,
- * [6]:device_int26_intr,
- * [5]:device_int25_intr,
- * [4]:device_int24_intr,
- * [3]:device_int23_intr,
- * [2]:device_int22_intr,
- * [1]:device_int21_intr,
- * [0]:device_int20_intr,
- */
- #define HDMIRX_CBUS_r_intr_status2 0x68000EE8
- /*
- *@Address: 0xBE290F00[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F00_DW_0F00 0x68000F00
- /*
- *@Address: 0xBE290F00[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * READ_DEVCAP command:
- * clear interrupt . Check 0103[3:0]
- */
- #define HDMIRX_CBUS_r_red_devc_intr 0x60400F00
- /*
- *@Address: 0xBE290F00[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * DCAP_CHG(Device Capability Register value changed) : clear interrupt
- */
- #define HDMIRX_CBUS_r_dcap_chg_intr 0x60400F01
- /*
- *@Address: 0xBE290F00[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * DSCR_CHG(Device Scratchpad Register value changed) : clear interrupt
- */
- #define HDMIRX_CBUS_r_dscr_chg_intr 0x60400F02
- /*
- *@Address: 0xBE290F00[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * REQ_WRT(Request-to-Write) : clear interrupt
- */
- #define HDMIRX_CBUS_r_req_wrt_intr 0x60400F03
- /*
- *@Address: 0xBE290F04[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F04_DW_0F04 0x68000F04
- /*
- *@Address: 0xBE290F04[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GRT_WRT(Grant-to-Write) : clear interrupt
- */
- #define HDMIRX_CBUS_r_grt_wrt_intr 0x60400F04
- /*
- *@Address: 0xBE290F04[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 3D_REG(Request for 3D information): clear interrupt
- */
- #define HDMIRX_CBUS_r_req_3d_intr 0x60400F05
- /*
- *@Address: 0xBE290F04[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * It indicates that opposite device¡¦s EDID content changes : clear interrupt (useless on sink device.)
- */
- #define HDMIRX_CBUS_r_edid_chg_intr 0x60400F06
- /*
- *@Address: 0xBE290F04[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_STATE command: clear interrupt. Check 0111[3:0]
- */
- #define HDMIRX_CBUS_r_wrt_stat_intr 0x60400F07
- /*
- *@Address: 0xBE290F08[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F08_DW_0F08 0x68000F08
- /*
- *@Address: 0xBE290F08[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * DCAP_RDY: clear interrupt. Check 0030[0]
- */
- #define HDMIRX_CBUS_r_connected_rdy_intr 0x60400F08
- /*
- *@Address: 0xBE290F08[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * LINK_MODE : clear interrupt.
- * Check 0031
- */
- #define HDMIRX_CBUS_r_link_mode_intr 0x60400F09
- /*
- *@Address: 0xBE290F08[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * WRITE_ BURST command: clear interrupt. Check 0141.
- */
- #define HDMIRX_CBUS_r_wrt_burst_intr 0x60400F0A
- /*
- *@Address: 0xBE290F0C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F0C_DW_0F0C 0x68000F0C
- /*
- *@Address: 0xBE290F0C[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * SET_HPD command: clear interrupt. Check 01A1.
- */
- #define HDMIRX_CBUS_r_set_hpd_intr 0x60400F0C
- /*
- *@Address: 0xBE290F0C[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * CLR_HPD command: clear interrupt. Check 01B1.
- */
- #define HDMIRX_CBUS_r_clr_hpd_intr 0x60400F0D
- /*
- *@Address: 0xBE290F0C[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_STATE command:
- * clear interrupt. Check 01C1.
- */
- #define HDMIRX_CBUS_r_get_state_intr 0x60400F0E
- /*
- *@Address: 0xBE290F0C[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_VENDOR_ID command:
- * clear interrupt. Check 01D1.
- */
- #define HDMIRX_CBUS_r_get_ven_id_intr 0x60400F0F
- /*
- *@Address: 0xBE290F10[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F10_DW_0F10 0x68000F10
- /*
- *@Address: 0xBE290F10[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_DDC_ERRORCODE command:
- * clear interrupt. Check 01E1.
- */
- #define HDMIRX_CBUS_r_get_ddc_err_intr 0x60400F10
- /*
- *@Address: 0xBE290F10[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_ MSC _ERRORCODE command:
- * clear interrupt. Check 01F1.
- */
- #define HDMIRX_CBUS_r_get_msc_err_intr 0x60400F11
- /*
- *@Address: 0xBE290F10[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_ SRC1_ERRORCODE command:
- * clear interrupt. Check 0201.
- */
- #define HDMIRX_CBUS_r_get_src1_err_intr 0x60400F12
- /*
- *@Address: 0xBE290F10[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * GET_ SRC3_ERRORCODE command:
- * clear interrupt. Check 0211.
- */
- #define HDMIRX_CBUS_r_get_src3_err_intr 0x60400F13
- /*
- *@Address: 0xBE290F14[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F14_DW_0F14 0x68000F14
- /*
- *@Address: 0xBE290F14[0]
- *@Range: 0~1
- *@Default:
- *@Access:
- *@Description:
- * RAP command:
- * clear interrupt. Check 0301 & 0303
- */
- #define HDMIRX_CBUS_r_rap_cmd_intr 0x60400F14
- /*
- *@Address: 0xBE290F14[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * RAPK command:
- * clear interrupt. Check 0305.
- */
- #define HDMIRX_CBUS_r_rap_act_ack_intr 0x60400F15
- /*
- *@Address: 0xBE290F14[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * RAP code of source. Clear Interrupt of RAP code of source. Check 0308
- */
- #define HDMIRX_CBUS_r_rap_act_intr 0x60400F16
- /*
- *@Address: 0xBE290F14[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * RCP command:
- * clear interrupt. Check 0401,0403,0404.
- */
- #define HDMIRX_CBUS_r_rcp_cmd_intr 0x60400F17
- /*
- *@Address: 0xBE290F18[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F18_DW_0F18 0x68000F18
- /*
- *@Address: 0xBE290F18[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * It indicates that there are RCP data in fifo.
- */
- #define HDMIRX_CBUS_r_rcp_act_intr 0x60400F18
- /*
- *@Address: 0xBE290F18[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * UCP command:
- * clear interrupt. Check 0501,0503,0504.
- */
- #define HDMIRX_CBUS_r_ucp_cmd_intr 0x60400F19
- /*
- *@Address: 0xBE290F18[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Clear interrupt. It indicates that there are UCP data in fifo.
- */
- #define HDMIRX_CBUS_r_ucp_act_intr 0x60400F1A
- /*
- *@Address: 0xBE290F18[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Clear Interrupt of EDID read.
- */
- #define HDMIRX_CBUS_r_EDID_rd_intr 0x60400F1B
- /*
- *@Address: 0xBE290F1C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F1C_DW_0F1C 0x68000F1C
- /*
- *@Address: 0xBE290F1C[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * clear interrupt for read or write. Check 0702[0].
- */
- #define HDMIRX_CBUS_r_OTHR_cmd_intr 0x60400F1C
- /*
- *@Address: 0xBE290F1C[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Clear interrupt of MSC_MSG error sub-command from source. It indicates the error sub-command from sink occurs .
- */
- #define HDMIRX_CBUS_r_msge_act_intr 0x60400F1D
- /*
- *@Address: 0xBE290F1C[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Device status registers 0032: clear interrupt
- */
- #define HDMIRX_CBUS_r_device_status2_intr 0x60400F1E
- /*
- *@Address: 0xBE290F1C[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Device status registers 0033: clear
- * interrupt
- */
- #define HDMIRX_CBUS_r_device_status3_intr 0x60400F1F
- /*
- *@Address: 0xBE290F20[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F20_DW_0F20 0x68000F20
- /*
- *@Address: 0xBE290F20[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Device interrupt Register 0x22: clear interrupt
- */
- #define HDMIRX_CBUS_r_device_int20_intr 0x60400F20
- /*
- *@Address: 0xBE290F20[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int21_intr 0x60400F21
- /*
- *@Address: 0xBE290F20[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int22_intr 0x60400F22
- /*
- *@Address: 0xBE290F20[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int23_intr 0x60400F23
- /*
- *@Address: 0xBE290F24[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F24_DW_0F24 0x68000F24
- /*
- *@Address: 0xBE290F24[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int24_intr 0x60400F24
- /*
- *@Address: 0xBE290F24[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int25_intr 0x60400F25
- /*
- *@Address: 0xBE290F24[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int26_intr 0x60400F26
- /*
- *@Address: 0xBE290F24[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int27_intr 0x60400F27
- /*
- *@Address: 0xBE290F28[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F28_DW_0F28 0x68000F28
- /*
- *@Address: 0xBE290F28[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Device interrupt Register 0x23: clear interrupt
- */
- #define HDMIRX_CBUS_r_device_int30_intr 0x60400F28
- /*
- *@Address: 0xBE290F28[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int31_intr 0x60400F29
- /*
- *@Address: 0xBE290F28[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int32_intr 0x60400F2A
- /*
- *@Address: 0xBE290F28[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int33_intr 0x60400F2B
- /*
- *@Address: 0xBE290F2C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0F2C_DW_0F2C 0x68000F2C
- /*
- *@Address: 0xBE290F2C[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int34_intr 0x60400F2C
- /*
- *@Address: 0xBE290F2C[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int35_intr 0x60400F2D
- /*
- *@Address: 0xBE290F2C[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int36_intr 0x60400F2E
- /*
- *@Address: 0xBE290F2C[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description: None
- */
- #define HDMIRX_CBUS_r_device_int37_intr 0x60400F2F
- /*
- *@Address: 0xBE290FF0[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0FF0_DW_0FF0 0x68000FF0
- /*
- *@Address: 0xBE290FF0[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Interrupt enable.
- * Refer to 0EE0
- */
- #define HDMIRX_CBUS_r_intr_en1 0x68000FF0
- /*
- *@Address: 0xBE290FF8[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_TRANS_0FF8_DW_0FF8 0x68000FF8
- /*
- *@Address: 0xBE290FF8[31:0]
- *@Range: 0~4294967295
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Interrupt enable.
- * Refer to 0EE8
- */
- #define HDMIRX_CBUS_r_intr_en2 0x68000FF8
- /*
- *@Address: 0xBE298000[31:0]
- *@Range: 0~4294967295
- *@Default: 0x20
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8000_DW_8000 0x68008000
- /*
- *@Address: 0xBE298000[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:Cbus link layer reset
- */
- #define HDMIRX_CBUS_cfg_cbus_reset 0x60408000
- /*
- *@Address: 0xBE298000[1]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:debounce reset
- */
- #define HDMIRX_CBUS_cfg_debounce_reset 0x60418000
- /*
- *@Address: 0xBE298000[2]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:buffers reset
- */
- #define HDMIRX_CBUS_cfg_buf_reset 0x60428000
- /*
- *@Address: 0xBE298000[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 0:sink type;1:source (for simulation)
- */
- #define HDMIRX_CBUS_cfg_cbus_typ 0x60408001
- /*
- *@Address: 0xBE298000[9]
- *@Range: 0~1
- *@Default: 1
- *@Access: r/w
- *@Description:
- * 1:bypass buffer (bypass sw mode)
- */
- #define HDMIRX_CBUS_cfg_bypass_cmd_data_buf 0x60418001
- /*
- *@Address: 0xBE298000[10]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:start CBUS float (sink1->sink5)
- */
- #define HDMIRX_CBUS_cfg_cbus_reinit 0x60428001
- /*
- *@Address: 0xBE298000[11]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * When sink detects invalid discovery pulses,
- * 0:re-detect the discovery with a new wake up pulse sequence.
- * 1:re-detect without a new wake up pulse sequence
- */
- #define HDMIRX_CBUS_cfg_discv_opt 0x60438001
- /*
- *@Address: 0xBE298000[12]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Cbus path enable (sw mode)
- * 1: path enable
- */
- #define HDMIRX_CBUS_cfg_cbus_pathen 0x60448001
- /*
- *@Address: 0xBE298000[18:16]
- *@Range: 0~7
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Debug port selection
- */
- #define HDMIRX_CBUS_cfg_debug_port_sel 0x60C08002
- /*
- *@Address: 0xBE298004[31:0]
- *@Range: 0~4294967295
- *@Default: 440000
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8004_DW_8004 0x68008004
- /*
- *@Address: 0xBE298004[21:0]
- *@Range: 0~4194303
- *@Default: 440000
- *@Access: r/w
- *@Description:
- * Tsrc_wake_pulse_width_1 min(18ms/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_wake_pulse_w1_min 0x65808004
- /*
- *@Address: 0xBE298008[31:0]
- *@Range: 0~4294967295
- *@Default: 550000
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8008_DW_8008 0x68008008
- /*
- *@Address: 0xBE298008[21:0]
- *@Range: 0~4194303
- *@Default: 550000
- *@Access: r/w
- *@Description:
- * Tsrc_wake_pulse_width_1 max(22ms/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_wake_pulse_w1_max 0x65808008
- /*
- *@Address: 0xBE29800C[31:0]
- *@Range: 0~4294967295
- *@Default: 1320000
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_800C_DW_800C 0x6800800C
- /*
- *@Address: 0xBE29800C[21:0]
- *@Range: 0~4194303
- *@Default: 1320000
- *@Access: r/w
- *@Description:
- * Tsrc_wake_pulse_width_2 min(54ms/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_wake_pulse_w2_min 0x6580800C
- /*
- *@Address: 0xBE298010[31:0]
- *@Range: 0~4294967295
- *@Default: 1650000
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8010_DW_8010 0x68008010
- /*
- *@Address: 0xBE298010[21:0]
- *@Range: 0~4194303
- *@Default: 1650000
- *@Access: r/w
- *@Description:
- * Tsrc_wake_pulse_width_2 max(66ms/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_wake_pulse_w2_max 0x65808010
- /*
- *@Address: 0xBE298014[31:0]
- *@Range: 0~4294967295
- *@Default: 1720
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8014_DW_8014 0x68008014
- /*
- *@Address: 0xBE298014[11:0]
- *@Range: 0~4095
- *@Default: 1720
- *@Access: r/w
- *@Description:
- * Tsink_pulse_width min(70us/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_discv_width_min 0x63008014
- /*
- *@Address: 0xBE298018[31:0]
- *@Range: 0~4294967295
- *@Default: 3250
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8018_DW_8018 0x68008018
- /*
- *@Address: 0xBE298018[11:0]
- *@Range: 0~4095
- *@Default: 3250
- *@Access: r/w
- *@Description:
- * Tsink_pulse_width max
- * (130us/40.69)
- */
- #define HDMIRX_CBUS_cfg_discv_width_max 0x63008018
- /*
- *@Address: 0xBE29801C[31:0]
- *@Range: 0~4294967295
- *@Default: 1250000
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_801C_DW_801C 0x6800801C
- /*
- *@Address: 0xBE29801C[21:0]
- *@Range: 0~4194303
- *@Default: 1250000
- *@Access: r/w
- *@Description:
- * Tsink_cbus_float (50ms/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_cbus_float_min 0x6580801C
- /*
- *@Address: 0xBE298020[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8020_DW_8020 0x68008020
- /*
- *@Address: 0xBE298020[12:0]
- *@Range: 0~8191
- *@Default: 5120
- *@Access: r/w
- *@Description:
- * Tsink_cbus_disconn (210us/40.69)
- */
- #define HDMIRX_CBUS_cfg_cbus_disconn_max 0x63408020
- /*
- *@Address: 0xBE298020[20:16]
- *@Range: 0~31
- *@Default: 5
- *@Access: r/w
- *@Description:
- * Nsink_pulse_count
- */
- #define HDMIRX_CBUS_cfg_discv_cyc 0x61408022
- /*
- *@Address: 0xBE298024[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8024_DW_8024 0x68008024
- /*
- *@Address: 0xBE298024[5:0]
- *@Range: 0~63
- *@Default: 24
- *@Access: r/w
- *@Description:
- * One bit time (1000ns/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_txclk_div 0x61808024
- /*
- *@Address: 0xBE298024[13:8]
- *@Range: 0~63
- *@Default: 19
- *@Access: r/w
- *@Description:
- * Bit time min (800ns/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_bittime_min 0x61808025
- /*
- *@Address: 0xBE298024[21:16]
- *@Range: 0~63
- *@Default: 30
- *@Access: r/w
- *@Description:
- * Bit time max
- * (1200ns/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_bittime_max 0x61808026
- /*
- *@Address: 0xBE298024[31:24]
- *@Range: 0~255
- *@Default: 90
- *@Access: r/w
- *@Description:
- * Duty cycle of SYNC bit (min)
- * 1.4/2*128
- */
- #define HDMIRX_CBUS_cfg_syncduty_min 0x62008027
- /*
- *@Address: 0xBE298028[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8028_DW_8028 0x68008028
- /*
- *@Address: 0xBE298028[7:0]
- *@Range: 0~255
- *@Default: 102
- *@Access: r/w
- *@Description:
- * Duty cycle of SYNC bit (max)
- * 1.6/2*128
- */
- #define HDMIRX_CBUS_cfg_syncduty_max 0x62008028
- /*
- *@Address: 0xBE298028[21:16]
- *@Range: 0~63
- *@Default: 11
- *@Access: r/w
- *@Description:
- * Ack bit drive low time: start (500ns/40.69ns)-1
- */
- #define HDMIRX_CBUS_cfg_ack0_start 0x6180802A
- /*
- *@Address: 0xBE298028[29:24]
- *@Range: 0~63
- *@Default: 24
- *@Access: r/w
- *@Description:
- * Ack bit drive low time: end (1000ns/40.69ns)
- */
- #define HDMIRX_CBUS_cfg_ack0_end 0x6180802B
- /*
- *@Address: 0xBE29802C[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_802C_DW_802C 0x6800802C
- /*
- *@Address: 0xBE29802C[5:0]
- *@Range: 0~63
- *@Default: 5
- *@Access: r/w
- *@Description:
- * Tsink_arbitrate { cfg_cbus_arb ,11¡¦h7ff}
- */
- #define HDMIRX_CBUS_cfg_cbus_arb 0x6180802C
- /*
- *@Address: 0xBE29802C[13:8]
- *@Range: 0~63
- *@Default: 63
- *@Access: r/w
- *@Description:
- * Threshold value that Sink receives error bit time data
- */
- #define HDMIRX_CBUS_cfg_cbus_rxerr 0x6180802D
- /*
- *@Address: 0xBE298030[31:0]
- *@Range: 0~4294967295
- *@Default: 1
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8030_DW_8030 0x68008030
- /*
- *@Address: 0xBE298030[0]
- *@Range: 0~1
- *@Default: 1
- *@Access: r/w
- *@Description:
- * 1:wake up interrupt enable
- */
- #define HDMIRX_CBUS_cfg_wake_int_en 0x60408030
- /*
- *@Address: 0xBE298030[1]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:discovery interrupt enable
- */
- #define HDMIRX_CBUS_cfg_discv_int_en 0x60418030
- /*
- *@Address: 0xBE298030[2]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:connected interrupt enable
- */
- #define HDMIRX_CBUS_cfg_connt_int_en 0x60428030
- /*
- *@Address: 0xBE298030[3]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: attach interrupt enable
- */
- #define HDMIRX_CBUS_cfg_attach_int_en 0x60438030
- /*
- *@Address: 0xBE298030[4]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: detach interrupt enable
- */
- #define HDMIRX_CBUS_cfg_detach_int_en 0x60448030
- /*
- *@Address: 0xBE298030[5]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:tx fifo empty interrupt enable
- */
- #define HDMIRX_CBUS_cfg_txff_empty_int_en 0x60458030
- /*
- *@Address: 0xBE298030[6]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:tx fifo prefull interrupt enable
- */
- #define HDMIRX_CBUS_cfg_txff_prefull_int_en 0x60468030
- /*
- *@Address: 0xBE298030[7]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:rx fifo has data interrupt enable
- */
- #define HDMIRX_CBUS_cfg_rxff_hv_data_int_en 0x60478030
- /*
- *@Address: 0xBE298030[8]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse wake up int. polarity
- */
- #define HDMIRX_CBUS_cfg_wake_int_pol 0x60408031
- /*
- *@Address: 0xBE298030[9]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse discovery int. polarity
- */
- #define HDMIRX_CBUS_cfg_discv_int__pol 0x60418031
- /*
- *@Address: 0xBE298030[10]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse connected int. polarity
- */
- #define HDMIRX_CBUS_cfg_connt_int__pol 0x60428031
- /*
- *@Address: 0xBE298030[11]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse attach int. polarity
- */
- #define HDMIRX_CBUS_cfg_attach_int__pol 0x60438031
- /*
- *@Address: 0xBE298030[12]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse detach int. polarity
- */
- #define HDMIRX_CBUS_cfg_detach_int__pol 0x60448031
- /*
- *@Address: 0xBE298030[13]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse txff empty int. polarity
- */
- #define HDMIRX_CBUS_cfg_txff_empty_int__pol 0x60458031
- /*
- *@Address: 0xBE298030[14]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse txff prefull int. polarity
- */
- #define HDMIRX_CBUS_cfg_txff_prefull_int__pol 0x60468031
- /*
- *@Address: 0xBE298030[15]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse rxff has data int. polarity
- */
- #define HDMIRX_CBUS_cfg_rxff_hv_data_int__pol 0x60478031
- /*
- *@Address: 0xBE298030[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:txerr interrupt enable
- */
- #define HDMIRX_CBUS_cfg_cbus_txerr_int_en 0x60408032
- /*
- *@Address: 0xBE298030[17]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse txerr int. polarity
- */
- #define HDMIRX_CBUS_cfg_cbus_txerr_int_pol 0x60418032
- /*
- *@Address: 0xBE298030[18]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * txerr int. it means that re-try number is greater than Nretry.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_txerr_int_p 0x60428032
- /*
- *@Address: 0xBE298030[20]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: src_disconnected_int enable
- */
- #define HDMIRX_CBUS_cfg_src_disconnected_int_en 0x60448032
- /*
- *@Address: 0xBE298030[21]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse src_disconnected_int polarity
- */
- #define HDMIRX_CBUS_cfg_src_disconnected_int_pol 0x60458032
- /*
- *@Address: 0xBE298030[22]
- *@Range: 0~1
- *@Default: 0
- *@Access: r
- *@Description:
- * 1: src disconnect int. It means the source disconnected cbus.(write 1 clear)
- */
- #define HDMIRX_CBUS_cfg_src_disconnected_int_p 0x60468032
- /*
- *@Address: 0xBE298030[24]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: cbus translation rst int enable.
- */
- #define HDMIRX_CBUS_cfg_cbus_translation_rst_int_en 0x60408033
- /*
- *@Address: 0xBE298030[25]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse cbus_translation_rst_int polarity.
- */
- #define HDMIRX_CBUS_cfg_cbus_translation_rst_int_pol 0x60418033
- /*
- *@Address: 0xBE298030[26]
- *@Range: 0~1
- *@Default: 0
- *@Access: r
- *@Description:
- * 1: It mean you shall reset cbus translation layer to clean the useless cmds.(write 1 clear)
- */
- #define HDMIRX_CBUS_cfg_cbus_translation_rst_int_p 0x60428033
- /*
- *@Address: 0xBE298034[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8034_DW_8034 0x68008034
- /*
- *@Address: 0xBE298034[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * wake up int.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_wake_int_p 0x60408034
- /*
- *@Address: 0xBE298034[1]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * discovery int.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_discv_int__p 0x60418034
- /*
- *@Address: 0xBE298034[2]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * connected int.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_connt_int__p 0x60428034
- /*
- *@Address: 0xBE298034[3]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * attach int.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_attach_int__p 0x60438034
- /*
- *@Address: 0xBE298034[4]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * detach int.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_detach_int__p 0x60448034
- /*
- *@Address: 0xBE298034[5]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * txff empty int.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_txff_empty_int__p 0x60458034
- /*
- *@Address: 0xBE298034[6]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * txff prefull int.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_txff_prefull_int__p 0x60468034
- /*
- *@Address: 0xBE298034[7]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * rxff has data int.
- * Write 1 to clear.
- */
- #define HDMIRX_CBUS_rxff_hv_data_int__p 0x60478034
- /*
- *@Address: 0xBE298034[10:8]
- *@Range: 0~7
- *@Default: 3
- *@Access: r/w
- *@Description:
- * Tx fifo pre-full threshold
- */
- #define HDMIRX_CBUS_cfg_fifo_prefull_thd 0x60C08035
- /*
- *@Address: 0xBE298038[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8038_DW_8038 0x68008038
- /*
- *@Address: 0xBE298038[11:0]
- *@Range: 0~4095
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Cpu sends data/cmds
- */
- #define HDMIRX_CBUS_link_layer_cmd 0x63008038
- /*
- *@Address: 0xBE29803C[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_803C_DW_803C 0x6800803C
- /*
- *@Address: 0xBE29803C[10:0]
- *@Range: 0~2047
- *@Default: 0
- *@Access: r
- *@Description:
- * Cpu receives data
- */
- #define HDMIRX_CBUS_link_layer_data 0x62C0803C
- /*
- *@Address: 0xBE298040[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8040_DW_8040 0x68008040
- /*
- *@Address: 0xBE298040[13:0]
- *@Range: 0~16383
- *@Default: 0
- *@Access: r
- *@Description:
- * Cmds/data which are sand from txff out
- */
- #define HDMIRX_CBUS_link_layer_cmdfromffo 0x63808040
- /*
- *@Address: 0xBE298044[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8044_DW_8044 0x68008044
- /*
- *@Address: 0xBE298044[7:0]
- *@Range: 0~255
- *@Default: 50
- *@Access: r/w
- *@Description:
- * Indicate cd_sense is high or low if its continuous 1/0 value is greater than this value
- */
- #define HDMIRX_CBUS_cfg_debounce_sample_number 0x62008044
- /*
- *@Address: 0xBE298044[9:8]
- *@Range: 0~3
- *@Default: 1
- *@Access: r/w
- *@Description:
- * Select sampling clk
- * 00:mhlclk*512
- * 01: mhlclk*1024
- * 10:mhlclk*2048
- * 11: mhlclk*4096
- */
- #define HDMIRX_CBUS_cfg_debounce_sel_sample_clk 0x60808045
- /*
- *@Address: 0xBE298044[12]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: inverse cd_sense-in polarity
- * We need cd_sense=1 when cable attachs.
- */
- #define HDMIRX_CBUS_cfg_cdsense_in_inverse_polarity 0x60448045
- /*
- *@Address: 0xBE298048[31:0]
- *@Range: 0~4294967295
- *@Default: 0x0
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8048_DW_8048 0x68008048
- /*
- *@Address: 0xBE298048[0]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:sw controls and decides if the cmds/data send or not when txerr occurs.
- */
- #define HDMIRX_CBUS_cfg_cpu_ctrl_cbus_retry_err 0x60408048
- /*
- *@Address: 0xBE298048[1]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1:When 8048[0]=1 & 8032[2]=1, clean all values in tx buffer
- */
- #define HDMIRX_CBUS_cfg_rst_tx_buff 0x60418048
- /*
- *@Address: 0xBE298048[2]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: When 8048[0]=1 & 8032[2]=1, don¡¦t care the txerr and keep on sending next cmd/data
- */
- #define HDMIRX_CBUS_Cfg_bypass_retry_err 0x60428048
- /*
- *@Address: 0xBE29804C[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_804C_DW_804C 0x6800804C
- /*
- *@Address: 0xBE29804C[4:0]
- *@Range: 0~31
- *@Default: 24
- *@Access: r/w
- *@Description:
- * Nmax
- */
- #define HDMIRX_CBUS_cfg_n_max 0x6140804C
- /*
- *@Address: 0xBE29804C[13:8]
- *@Range: 0~63
- *@Default: 31
- *@Access: r/w
- *@Description:
- * Nretry-1
- */
- #define HDMIRX_CBUS_cfg_n_retry 0x6180804D
- /*
- *@Address: 0xBE29804C[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Treq_cont
- */
- #define HDMIRX_CBUS_cfg_req_cont 0x6040804E
- /*
- *@Address: 0xBE29804C[22:20]
- *@Range: 0~7
- *@Default: 2
- *@Access: r/w
- *@Description:
- * Treq_opp+1
- */
- #define HDMIRX_CBUS_cfg_req_opp 0x60C4804E
- /*
- *@Address: 0xBE29804C[26:24]
- *@Range: 0~7
- *@Default: 3
- *@Access: r/w
- *@Description:
- * Tresp_hold-2 for ack
- * (select Tresp_hold=5)
- */
- #define HDMIRX_CBUS_cfg_resp_hold_a 0x60C0804F
- /*
- *@Address: 0xBE29804C[30:28]
- *@Range: 0~7
- *@Default: 2
- *@Access: r/w
- *@Description:
- * Tresp_hold-3 for Nack
- */
- #define HDMIRX_CBUS_cfg_resp_hold_b 0x60C4804F
- /*
- *@Address: 0xBE298050[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8050_DW_8050 0x68008050
- /*
- *@Address: 0xBE298050[3:0]
- *@Range: 0~15
- *@Default: 7
- *@Access: r/w
- *@Description:
- * Treq_hold-1
- */
- #define HDMIRX_CBUS_cfg_req_hold 0x61008050
- /*
- *@Address: 0xBE298050[7:4]
- *@Range: 0~15
- *@Default: 11
- *@Access: r/w
- *@Description:
- * Twait_arb-1
- */
- #define HDMIRX_CBUS_cfg_wait_arb 0x61048050
- /*
- *@Address: 0xBE298050[8]
- *@Range: 0~1
- *@Default: 1
- *@Access: r/w
- *@Description:
- * 1:Increase sampling range to sample ack-bit low
- */
- #define HDMIRX_CBUS_cfg_wide_sampling_for_ack 0x60408051
- /*
- *@Address: 0xBE298050[16]
- *@Range: 0~1
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 1: having vbus, 0:no vbus
- */
- #define HDMIRX_CBUS_cfg_sw_ctrl_vbus 0x60408052
- /*
- *@Address: 0xBE298050[25:24]
- *@Range: 0~3
- *@Default: 0
- *@Access: r/w
- *@Description:
- * 00: vbus = cd_sense
- * 01: vbus = cd_sense && timeout (8054[21:0])
- * 10: vbus = cd_sense && timeout && not in standby mode.
- * 11:vbus = cd_sense && cfg_sw_ctrl_vbus
- */
- #define HDMIRX_CBUS_cfg_sink_vbus_ctrl 0x60808053
- /*
- *@Address: 0xBE298054[31:0]
- *@Range: 0~4294967295
- *@Default:
- *@Access:
- *@Description: None
- */
- #define CBUS_LINK_8054_DW_8054 0x68008054
- /*
- *@Address: 0xBE298054[21:0]
- *@Range: 0~4194303
- *@Default: 0
- *@Access: r/w
- *@Description:
- * Delay time for turning on vbus when cd_sense=1
- * (delay= N*40.69ns)
- */
- #define HDMIRX_CBUS_cfg_time_sink_vbus_en 0x65808054
- #endif
|